summaryrefslogtreecommitdiffstats
path: root/arch/arm/boot/dts/rk3036.dtsi
diff options
context:
space:
mode:
authorDaniel Schultz <d.schultz@phytec.de>2018-03-05 13:45:11 +0100
committerHeiko Stuebner <heiko@sntech.de>2018-04-16 14:13:04 +0200
commitc887f5b0210c5c7d30e2da47c37798eb6f37f563 (patch)
tree6a46ca2cf7980f49387ca334b6dce30f5b6d4409 /arch/arm/boot/dts/rk3036.dtsi
parentARM: dts: rockchip: fix uart4 pin-numbers for rk3288 (diff)
downloadlinux-c887f5b0210c5c7d30e2da47c37798eb6f37f563.tar.xz
linux-c887f5b0210c5c7d30e2da47c37798eb6f37f563.zip
ARM: dts: rockchip: Add dp83867 CLK_OUT muxing on rk3288-phycore-som
The CLK_O_SEL default is synchronous to XI input clock, which is 25 MHz. Set CLK_O_SEL to channel A transmit clock so we have 125 MHz on CLK_OUT. Signed-off-by: Daniel Schultz <d.schultz@phytec.de> Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'arch/arm/boot/dts/rk3036.dtsi')
0 files changed, 0 insertions, 0 deletions