diff options
author | Joonyoung Shim <jy0922.shim@samsung.com> | 2009-06-16 13:05:57 +0200 |
---|---|---|
committer | Nicolas Pitre <nico@cam.org> | 2009-06-19 19:38:53 +0200 |
commit | 5587931c30dcf778cf7071d1cbac8ea584706dd8 (patch) | |
tree | 00cc383e1c600c8f296754521fc0f383a02dd32b /arch/arm/boot | |
parent | [ARM] orion5x: register the crypto device on SOCs that support it (diff) | |
download | linux-5587931c30dcf778cf7071d1cbac8ea584706dd8.tar.xz linux-5587931c30dcf778cf7071d1cbac8ea584706dd8.zip |
[ARM] Add old Feroceon support to compressed/head.S
This patch supports the cache handling for some old Feroceon cores for
which the CPU ID is like 0x41159260. This is a complement to
commit ab6d15d50637fc25ee941710b23fed09ceb28db3.
Signed-off-by: Joonyoung Shim <jy0922.shim@samsung.com>
Signed-off-by: Nicolas Pitre <nico@marvell.com>
Diffstat (limited to 'arch/arm/boot')
-rw-r--r-- | arch/arm/boot/compressed/head.S | 9 |
1 files changed, 9 insertions, 0 deletions
diff --git a/arch/arm/boot/compressed/head.S b/arch/arm/boot/compressed/head.S index 01d49be3b2ca..4515728c5345 100644 --- a/arch/arm/boot/compressed/head.S +++ b/arch/arm/boot/compressed/head.S @@ -674,6 +674,15 @@ proc_types: b __armv4_mmu_cache_off b __armv5tej_mmu_cache_flush +#ifdef CONFIG_CPU_FEROCEON_OLD_ID + /* this conflicts with the standard ARMv5TE entry */ + .long 0x41009260 @ Old Feroceon + .long 0xff00fff0 + b __armv4_mmu_cache_on + b __armv4_mmu_cache_off + b __armv5tej_mmu_cache_flush +#endif + .word 0x66015261 @ FA526 .word 0xff01fff1 b __fa526_cache_on |