summaryrefslogtreecommitdiffstats
path: root/arch/arm/include/asm/thread_info.h
diff options
context:
space:
mode:
authorWill Deacon <will.deacon@arm.com>2011-05-31 16:38:43 +0200
committerCatalin Marinas <catalin.marinas@arm.com>2012-04-17 16:29:21 +0200
commit3c5f7e7b4a0346de670b08f595bd15e7eec91f97 (patch)
treeab49b3cd2cc56f83f569350c0dd2a2499de80a09 /arch/arm/include/asm/thread_info.h
parentLinux 3.4-rc3 (diff)
downloadlinux-3c5f7e7b4a0346de670b08f595bd15e7eec91f97.tar.xz
linux-3c5f7e7b4a0346de670b08f595bd15e7eec91f97.zip
ARM: Use TTBR1 instead of reserved context ID
On ARMv7 CPUs that cache first level page table entries (like the Cortex-A15), using a reserved ASID while changing the TTBR or flushing the TLB is unsafe. This is because the CPU may cache the first level entry as the result of a speculative memory access while the reserved ASID is assigned. After the process owning the page tables dies, the memory will be reallocated and may be written with junk values which can be interpreted as global, valid PTEs by the processor. This will result in the TLB being populated with bogus global entries. This patch avoids the use of a reserved context ID in the v7 switch_mm and ASID rollover code by temporarily using the swapper_pg_dir pointed at by TTBR1, which contains only global entries that are not tagged with ASIDs. Reviewed-by: Frank Rowand <frank.rowand@am.sony.com> Tested-by: Marc Zyngier <Marc.Zyngier@arm.com> Signed-off-by: Will Deacon <will.deacon@arm.com> [catalin.marinas@arm.com: add LPAE support] Signed-off-by: Catalin Marinas <catalin.marinas@arm.com>
Diffstat (limited to 'arch/arm/include/asm/thread_info.h')
0 files changed, 0 insertions, 0 deletions