diff options
author | Gary Bisson <bisson.gary@gmail.com> | 2014-12-04 00:03:51 +0100 |
---|---|---|
committer | Shawn Guo <shawn.guo@linaro.org> | 2014-12-29 12:23:34 +0100 |
commit | 81ef447950bf0955aca46f4a7617d8ce435cf0ce (patch) | |
tree | e7240d24e566664e5120a8adc582d73f96d8c5fb /arch/arm/mach-imx/clk-imx6q.c | |
parent | ARM: dts: imx6qdl: Fix CODA960 interrupt order (diff) | |
download | linux-81ef447950bf0955aca46f4a7617d8ce435cf0ce.tar.xz linux-81ef447950bf0955aca46f4a7617d8ce435cf0ce.zip |
ARM: clk-imx6q: fix video divider for rev T0 1.0
The post dividers do not work on i.MX6Q rev T0 1.0 so they must be fixed
to 1. As the table index was wrong, a divider a of 4 could still be
requested which implied the clock not to be set properly. This is the
root cause of the HDMI not working at high resolution on rev T0 1.0 of
the SoC.
Signed-off-by: Gary Bisson <bisson.gary@gmail.com>
Cc: <stable@vger.kernel.org>
Signed-off-by: Shawn Guo <shawn.guo@linaro.org>
Diffstat (limited to 'arch/arm/mach-imx/clk-imx6q.c')
-rw-r--r-- | arch/arm/mach-imx/clk-imx6q.c | 2 |
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/arm/mach-imx/clk-imx6q.c b/arch/arm/mach-imx/clk-imx6q.c index 5951660d1bd2..2daef619d053 100644 --- a/arch/arm/mach-imx/clk-imx6q.c +++ b/arch/arm/mach-imx/clk-imx6q.c @@ -144,7 +144,7 @@ static void __init imx6q_clocks_init(struct device_node *ccm_node) post_div_table[1].div = 1; post_div_table[2].div = 1; video_div_table[1].div = 1; - video_div_table[2].div = 1; + video_div_table[3].div = 1; } clk[IMX6QDL_PLL1_BYPASS_SRC] = imx_clk_mux("pll1_bypass_src", base + 0x00, 14, 2, pll_bypass_src_sels, ARRAY_SIZE(pll_bypass_src_sels)); |