summaryrefslogtreecommitdiffstats
path: root/arch/mips/loongson1
diff options
context:
space:
mode:
authorKelvin Cheung <keguang.zhang@gmail.com>2012-10-23 07:17:03 +0200
committerJohn Crispin <blogic@openwrt.org>2012-11-09 11:37:20 +0100
commit69b1803ab79ebda75df2bfcb1c2a54d6c3de5325 (patch)
treea95ba50a105f7d354c9fe9ccf034f779dfdf2910 /arch/mips/loongson1
parentMIPS: Loongson1B: Update stmmac_mdio_bus_data (diff)
downloadlinux-69b1803ab79ebda75df2bfcb1c2a54d6c3de5325.tar.xz
linux-69b1803ab79ebda75df2bfcb1c2a54d6c3de5325.zip
MIPS: Loongson1B: Fix a typo
Fix a typo in the code. Signed-off-by: Kelvin Cheung <keguang.zhang@gmail.com> Patchwork: http://patchwork.linux-mips.org/patch/4434 Signed-off-by: John Crispin <blogic@openwrt.org>
Diffstat (limited to 'arch/mips/loongson1')
-rw-r--r--arch/mips/loongson1/common/clock.c2
1 files changed, 1 insertions, 1 deletions
diff --git a/arch/mips/loongson1/common/clock.c b/arch/mips/loongson1/common/clock.c
index 7db0a6aab20b..07133defa148 100644
--- a/arch/mips/loongson1/common/clock.c
+++ b/arch/mips/loongson1/common/clock.c
@@ -22,7 +22,7 @@ void __init plat_time_init(void)
/* setup mips r4k timer */
clk = clk_get(NULL, "cpu");
if (IS_ERR(clk))
- panic("unable to get dc clock, err=%ld", PTR_ERR(clk));
+ panic("unable to get cpu clock, err=%ld", PTR_ERR(clk));
mips_hpt_frequency = clk_get_rate(clk) / 2;
}