summaryrefslogtreecommitdiffstats
path: root/arch/nios2/mm/cacheflush.c
diff options
context:
space:
mode:
authorLey Foon Tan <lftan@altera.com>2015-04-10 05:10:08 +0200
committerLey Foon Tan <lftan@altera.com>2015-04-10 05:10:08 +0200
commit4a89c3088ff61aa24754e9cd6dc665cc719f7efe (patch)
treed280b9ad4a94a3aeec310e5764760df685c6ffca /arch/nios2/mm/cacheflush.c
parentnios2: add missing ptrace registers defines (diff)
downloadlinux-4a89c3088ff61aa24754e9cd6dc665cc719f7efe.tar.xz
linux-4a89c3088ff61aa24754e9cd6dc665cc719f7efe.zip
nios2: fix cache coherency issue when debug with gdb
Remove the end address checking for flushda function. We need to flush each address line for flushda instruction, from start to end address. This is because flushda instruction only flush the cache if tag and line fields are matched. Change to use ldwio instruction (bypass cache) to load the instruction that causing trap. Our interest is the actual instruction that executed by the processor, this should be uncached. Note, EA address might be an userspace cached address. Signed-off-by: Ley Foon Tan <lftan@altera.com>
Diffstat (limited to '')
-rw-r--r--arch/nios2/mm/cacheflush.c3
1 files changed, 0 insertions, 3 deletions
diff --git a/arch/nios2/mm/cacheflush.c b/arch/nios2/mm/cacheflush.c
index 2ae482b42669..796642932e2e 100644
--- a/arch/nios2/mm/cacheflush.c
+++ b/arch/nios2/mm/cacheflush.c
@@ -23,9 +23,6 @@ static void __flush_dcache(unsigned long start, unsigned long end)
end += (cpuinfo.dcache_line_size - 1);
end &= ~(cpuinfo.dcache_line_size - 1);
- if (end > start + cpuinfo.dcache_size)
- end = start + cpuinfo.dcache_size;
-
for (addr = start; addr < end; addr += cpuinfo.dcache_line_size) {
__asm__ __volatile__ (" flushda 0(%0)\n"
: /* Outputs */