summaryrefslogtreecommitdiffstats
path: root/arch/parisc
diff options
context:
space:
mode:
authorVignesh R <vigneshr@ti.com>2017-10-03 07:19:22 +0200
committerCyrille Pitchen <cyrille.pitchen@wedev4u.fr>2017-10-17 20:39:33 +0200
commit00df263560673cefe3341275990324730d4791d5 (patch)
treecf44a4a12a3ab1f3d3680fccdfa963575bb186ad /arch/parisc
parentmtd: spi-nor: cadence-quadspi: add a delay in write sequence (diff)
downloadlinux-00df263560673cefe3341275990324730d4791d5.tar.xz
linux-00df263560673cefe3341275990324730d4791d5.zip
mtd: spi-nor: cadence-quadspi: Add new binding to enable loop-back circuit
Cadence QSPI IP has a adapted loop-back circuit which can be enabled by setting BYPASS field to 0 in READCAPTURE register. It enables use of QSPI return clock to latch the data rather than the internal QSPI reference clock. For high speed operations, adapted loop-back circuit using QSPI return clock helps to increase data valid window. Add DT parameter cdns,rclk-en to help enable adapted loop-back circuit for boards which do have QSPI return clock provided. Update binding documentation for the same. Signed-off-by: Vignesh R <vigneshr@ti.com> Acked-by: Rob Herring <robh@kernel.org> Acked-by: Marek Vasut <marek.vasut@gmail.com> Signed-off-by: Cyrille Pitchen <cyrille.pitchen@wedev4u.fr>
Diffstat (limited to 'arch/parisc')
0 files changed, 0 insertions, 0 deletions