diff options
author | Alan Kao <alankao@andestech.com> | 2018-04-20 01:27:49 +0200 |
---|---|---|
committer | Palmer Dabbelt <palmer@sifive.com> | 2018-06-04 23:02:01 +0200 |
commit | 178e9fc47aaec1b8952b553444e94802d7570599 (patch) | |
tree | efa3bc88ef7dfdad550960dc9413ebdcda32727d /block/noop-iosched.c | |
parent | Linux 4.17 (diff) | |
download | linux-178e9fc47aaec1b8952b553444e94802d7570599.tar.xz linux-178e9fc47aaec1b8952b553444e94802d7570599.zip |
perf: riscv: preliminary RISC-V support
This patch provide a basic PMU, riscv_base_pmu, which supports two
general hardware event, instructions and cycles. Furthermore, this
PMU serves as a reference implementation to ease the portings in
the future.
riscv_base_pmu should be able to run on any RISC-V machine that
conforms to the Priv-Spec. Note that the latest qemu model hasn't
fully support a proper behavior of Priv-Spec 1.10 yet, but work
around should be easy with very small fixes. Please check
https://github.com/riscv/riscv-qemu/pull/115 for future updates.
Cc: Nick Hu <nickhu@andestech.com>
Cc: Greentime Hu <greentime@andestech.com>
Signed-off-by: Alan Kao <alankao@andestech.com>
Signed-off-by: Palmer Dabbelt <palmer@sifive.com>
Diffstat (limited to 'block/noop-iosched.c')
0 files changed, 0 insertions, 0 deletions