summaryrefslogtreecommitdiffstats
path: root/drivers/clk/clk-cdce706.c
diff options
context:
space:
mode:
authorMichael Turquette <mturquette@baylibre.com>2016-06-07 03:08:15 +0200
committerMichael Turquette <mturquette@baylibre.com>2016-06-23 03:05:47 +0200
commit4a47295144ddbcf802fcddb3d7c0736d9a1f2e40 (patch)
treee988e9fddbcae63d64496b086d9be5c81e2bbc21 /drivers/clk/clk-cdce706.c
parentclk: meson: add mpll support (diff)
downloadlinux-4a47295144ddbcf802fcddb3d7c0736d9a1f2e40.tar.xz
linux-4a47295144ddbcf802fcddb3d7c0736d9a1f2e40.zip
clk: meson: fractional pll support
Fractional MPLLs are a superset of the existing AmLogic MPLLs. They add in a couple of new bitfields for further dividing the clock rate to achieve rates with fractional hertz. Tested-by: Kevin Hilman <khilman@baylibre.com> Signed-off-by: Michael Turquette <mturquette@baylibre.com>
Diffstat (limited to 'drivers/clk/clk-cdce706.c')
0 files changed, 0 insertions, 0 deletions