summaryrefslogtreecommitdiffstats
path: root/drivers/clk/tegra/clk-tegra114.c
diff options
context:
space:
mode:
authorJoseph Lo <josephl@nvidia.com>2013-08-12 11:40:01 +0200
committerStephen Warren <swarren@nvidia.com>2013-08-12 20:22:39 +0200
commit444f9a8030ecda8dedd374fc3efed03d9f20e9cb (patch)
tree396cc998a2265b70ef00d80c2b88f4f62132fe56 /drivers/clk/tegra/clk-tegra114.c
parentARM: tegra: add common resume handling code for LP1 resuming (diff)
downloadlinux-444f9a8030ecda8dedd374fc3efed03d9f20e9cb.tar.xz
linux-444f9a8030ecda8dedd374fc3efed03d9f20e9cb.zip
ARM: tegra: config the polarity of the request of sys clock
When suspending to LP1 mode, the SYSCLK will be clock gated. And different board may have different polarity of the request of SYSCLK, this patch configure the polarity from the DT for the board. Signed-off-by: Joseph Lo <josephl@nvidia.com> Signed-off-by: Stephen Warren <swarren@nvidia.com>
Diffstat (limited to 'drivers/clk/tegra/clk-tegra114.c')
0 files changed, 0 insertions, 0 deletions