diff options
author | Kishon Vijay Abraham I <kishon@ti.com> | 2019-03-25 10:39:39 +0100 |
---|---|---|
committer | Lorenzo Pieralisi <lorenzo.pieralisi@arm.com> | 2019-04-15 14:24:02 +0200 |
commit | 2a9a801620efac92885fc9cd53594c0b9aba87a4 (patch) | |
tree | 7929d63f8828b13144f2ce30755497b74e520cb7 /drivers/pci/controller | |
parent | PCI: keystone: Add support to set the max link speed from DT (diff) | |
download | linux-2a9a801620efac92885fc9cd53594c0b9aba87a4.tar.xz linux-2a9a801620efac92885fc9cd53594c0b9aba87a4.zip |
PCI: endpoint: Add support to specify alignment for buffers allocated to BARs
The address that is allocated using pci_epf_alloc_space() is
directly written to the target address of the Inbound Address
Translation unit (ie the HW component implementing inbound address
decoding) on endpoint controllers.
Designware IP [1] has a configuration parameter (CX_ATU_MIN_REGION_SIZE
[2]) which has 64KB as default value and the lower 16 bits of the Base,
Limit and Target registers of the Inbound ATU are fixed to zero. If the
programmed memory address is not aligned to 64 KB boundary this causes
memory corruption.
Modify pci_epf_alloc_space() API to take alignment size as argument in
order to allocate buffers to be mapped to BARs with an alignment that
suits the platform where they are used.
Add an 'align' parameter to epc_features which can be used by platform
drivers to specify the BAR allocation alignment requirements and use
this while invoking pci_epf_alloc_space().
[1] "I/O and MEM Match Modes" section in DesignWare Cores PCI Express
Controller Databook version 4.90a
[2] http://www.ti.com/lit/ug/spruid7c/spruid7c.pdf
Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
Signed-off-by: Lorenzo Pieralisi <lorenzo.pieralisi@arm.com>
Diffstat (limited to 'drivers/pci/controller')
0 files changed, 0 insertions, 0 deletions