summaryrefslogtreecommitdiffstats
path: root/include/dt-bindings/clock/qcom,videocc-sdm845.h
diff options
context:
space:
mode:
authorGeert Uytterhoeven <geert+renesas@glider.be>2019-10-23 14:29:39 +0200
committerGeert Uytterhoeven <geert+renesas@glider.be>2019-11-01 11:48:22 +0100
commit0b05ad22a27998f842cbbc3f285bac05e2c30f4c (patch)
treed3965010b1fcd3937bb68f2e177c4424a5fc4f2a /include/dt-bindings/clock/qcom,videocc-sdm845.h
parentdt-bindings: power: Add r8a77961 SYSC power domain definitions (diff)
downloadlinux-0b05ad22a27998f842cbbc3f285bac05e2c30f4c.tar.xz
linux-0b05ad22a27998f842cbbc3f285bac05e2c30f4c.zip
dt-bindings: clock: Add r8a77961 CPG Core Clock Definitions
Add all Clock Pulse Generator Core Clock Outputs for the Renesas R-Car M3-W+ (R8A77961) SoC, as listed in Table 8.2b ("List of Clocks [R-Car M3-W/R-Car M3-W+]") of the R-Car Series, 3rd Generation Hardware User's Manual (Rev. 2.00, Jul. 31, 2019). A gap is added for CSIREF, to preserve compatibility with the definitions for R-Car M3-W (R8A77960). Note that internal CPG clocks (S0, S1, S2, S3, SDSRC, SSPSRC, and POST2) are not included, as they are used as internal clock sources only, and never referenced from DT. Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be> Reviewed-by: Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com> Reviewed-by: Rob Herring <robh@kernel.org> Link: https://lore.kernel.org/r/20191023122941.12342-3-geert+renesas@glider.be
Diffstat (limited to 'include/dt-bindings/clock/qcom,videocc-sdm845.h')
0 files changed, 0 insertions, 0 deletions