summaryrefslogtreecommitdiffstats
path: root/include
diff options
context:
space:
mode:
authorBhupesh Sharma <bhupesh.sharma@linaro.org>2022-03-02 21:30:41 +0100
committerBjorn Andersson <bjorn.andersson@linaro.org>2022-03-09 15:53:29 +0100
commit2dc63e768ce2fbf24cb49c858f549596bb30a0a0 (patch)
treea834d89c6919cc7e912ef68a4afc505ef6f0d35c /include
parentclk: qcom: clk-rcg2: Update the frac table for pixel clock (diff)
downloadlinux-2dc63e768ce2fbf24cb49c858f549596bb30a0a0.tar.xz
linux-2dc63e768ce2fbf24cb49c858f549596bb30a0a0.zip
clk: qcom: gcc: Add PCIe0 and PCIe1 GDSC for SM8150
Add the PCIe0 and PCIe1 GDSC defines & driver structures for SM8150. Cc: Stephen Boyd <sboyd@kernel.org> Cc: Bjorn Andersson <bjorn.andersson@linaro.org> Signed-off-by: Bhupesh Sharma <bhupesh.sharma@linaro.org> Signed-off-by: Bjorn Andersson <bjorn.andersson@linaro.org> Link: https://lore.kernel.org/r/20220302203045.184500-4-bhupesh.sharma@linaro.org
Diffstat (limited to 'include')
-rw-r--r--include/dt-bindings/clock/qcom,gcc-sm8150.h2
1 files changed, 2 insertions, 0 deletions
diff --git a/include/dt-bindings/clock/qcom,gcc-sm8150.h b/include/dt-bindings/clock/qcom,gcc-sm8150.h
index 3e1a91876610..ae9c16410420 100644
--- a/include/dt-bindings/clock/qcom,gcc-sm8150.h
+++ b/include/dt-bindings/clock/qcom,gcc-sm8150.h
@@ -241,6 +241,8 @@
#define GCC_USB_PHY_CFG_AHB2PHY_BCR 28
/* GCC GDSCRs */
+#define PCIE_0_GDSC 0
+#define PCIE_1_GDSC 1
#define USB30_PRIM_GDSC 4
#define USB30_SEC_GDSC 5