summaryrefslogtreecommitdiffstats
path: root/ipc
diff options
context:
space:
mode:
authorMartin Blumenstingl <martin.blumenstingl@googlemail.com>2018-04-22 12:28:43 +0200
committerJerome Brunet <jbrunet@baylibre.com>2018-04-25 10:21:35 +0200
commitb251e4c88fb443b3a44c3d04268f70e2260f1f8a (patch)
tree256fe7a3d2ced8efff718eb5e740ce31923793d2 /ipc
parentclk: meson: drop meson_aoclk_gate_regmap_ops (diff)
downloadlinux-b251e4c88fb443b3a44c3d04268f70e2260f1f8a.tar.xz
linux-b251e4c88fb443b3a44c3d04268f70e2260f1f8a.zip
clk: meson: meson8b: fix meson8b_fclk_div3_div clock name
The names of all fclk divider gate clocks follow the naming schema "fclk_divN" and the name of all fclk fixed dividers follow the naming schema "fclk_divN_div". There's one exception to this rule: meson8b_fclk_div3_div's name is "fclk_div_div3". It's child clock meson8b_fclk_div3 however references it as "fclk_div3_div" (following the naming schema explained above). Fix the naming of the meson8b_fclk_div3_div clock to follow the naming schema. This also fixes serial console on my Meson8m2 board because "clk81" uses fclk_div3 as parent. However, since the hierarchy stops at meson8b_fclk_div3 there's no known parent clock and the rate of "clk81" and all of it's children (UART clock, SDIO MMC controller clock, ...) are all 0. Fixes: 05f814402d6174 ("clk: meson: add fdiv clock gates") Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com> Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'ipc')
0 files changed, 0 insertions, 0 deletions