diff options
Diffstat (limited to 'arch/arm/boot/dts/sun4i-a10.dtsi')
-rw-r--r-- | arch/arm/boot/dts/sun4i-a10.dtsi | 194 |
1 files changed, 97 insertions, 97 deletions
diff --git a/arch/arm/boot/dts/sun4i-a10.dtsi b/arch/arm/boot/dts/sun4i-a10.dtsi index 41c2579143fd..b9b138a36686 100644 --- a/arch/arm/boot/dts/sun4i-a10.dtsi +++ b/arch/arm/boot/dts/sun4i-a10.dtsi @@ -179,7 +179,7 @@ clock-frequency = <0>; }; - osc24M: clk@01c20050 { + osc24M: clk@1c20050 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-osc-clk"; reg = <0x01c20050 0x4>; @@ -203,7 +203,7 @@ clock-output-names = "osc32k"; }; - pll1: clk@01c20000 { + pll1: clk@1c20000 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-pll1-clk"; reg = <0x01c20000 0x4>; @@ -211,7 +211,7 @@ clock-output-names = "pll1"; }; - pll2: clk@01c20008 { + pll2: clk@1c20008 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-pll2-clk"; reg = <0x01c20008 0x8>; @@ -220,7 +220,7 @@ "pll2-4x", "pll2-8x"; }; - pll3: clk@01c20010 { + pll3: clk@1c20010 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-pll3-clk"; reg = <0x01c20010 0x4>; @@ -237,7 +237,7 @@ clock-output-names = "pll3-2x"; }; - pll4: clk@01c20018 { + pll4: clk@1c20018 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-pll1-clk"; reg = <0x01c20018 0x4>; @@ -245,7 +245,7 @@ clock-output-names = "pll4"; }; - pll5: clk@01c20020 { + pll5: clk@1c20020 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-pll5-clk"; reg = <0x01c20020 0x4>; @@ -253,7 +253,7 @@ clock-output-names = "pll5_ddr", "pll5_other"; }; - pll6: clk@01c20028 { + pll6: clk@1c20028 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-pll6-clk"; reg = <0x01c20028 0x4>; @@ -261,7 +261,7 @@ clock-output-names = "pll6_sata", "pll6_other", "pll6"; }; - pll7: clk@01c20030 { + pll7: clk@1c20030 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-pll3-clk"; reg = <0x01c20030 0x4>; @@ -279,7 +279,7 @@ }; /* dummy is 200M */ - cpu: cpu@01c20054 { + cpu: cpu@1c20054 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-cpu-clk"; reg = <0x01c20054 0x4>; @@ -287,7 +287,7 @@ clock-output-names = "cpu"; }; - axi: axi@01c20054 { + axi: axi@1c20054 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-axi-clk"; reg = <0x01c20054 0x4>; @@ -295,7 +295,7 @@ clock-output-names = "axi"; }; - axi_gates: clk@01c2005c { + axi_gates: clk@1c2005c { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-axi-gates-clk"; reg = <0x01c2005c 0x4>; @@ -304,7 +304,7 @@ clock-output-names = "axi_dram"; }; - ahb: ahb@01c20054 { + ahb: ahb@1c20054 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-ahb-clk"; reg = <0x01c20054 0x4>; @@ -312,7 +312,7 @@ clock-output-names = "ahb"; }; - ahb_gates: clk@01c20060 { + ahb_gates: clk@1c20060 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-ahb-gates-clk"; reg = <0x01c20060 0x8>; @@ -349,7 +349,7 @@ "ahb_mp", "ahb_mali400"; }; - apb0: apb0@01c20054 { + apb0: apb0@1c20054 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-apb0-clk"; reg = <0x01c20054 0x4>; @@ -357,7 +357,7 @@ clock-output-names = "apb0"; }; - apb0_gates: clk@01c20068 { + apb0_gates: clk@1c20068 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-apb0-gates-clk"; reg = <0x01c20068 0x4>; @@ -372,7 +372,7 @@ "apb0_ir1", "apb0_keypad"; }; - apb1: clk@01c20058 { + apb1: clk@1c20058 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-apb1-clk"; reg = <0x01c20058 0x4>; @@ -380,7 +380,7 @@ clock-output-names = "apb1"; }; - apb1_gates: clk@01c2006c { + apb1_gates: clk@1c2006c { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-apb1-gates-clk"; reg = <0x01c2006c 0x4>; @@ -403,7 +403,7 @@ "apb1_uart7"; }; - nand_clk: clk@01c20080 { + nand_clk: clk@1c20080 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c20080 0x4>; @@ -411,7 +411,7 @@ clock-output-names = "nand"; }; - ms_clk: clk@01c20084 { + ms_clk: clk@1c20084 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c20084 0x4>; @@ -419,7 +419,7 @@ clock-output-names = "ms"; }; - mmc0_clk: clk@01c20088 { + mmc0_clk: clk@1c20088 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-mmc-clk"; reg = <0x01c20088 0x4>; @@ -429,7 +429,7 @@ "mmc0_sample"; }; - mmc1_clk: clk@01c2008c { + mmc1_clk: clk@1c2008c { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-mmc-clk"; reg = <0x01c2008c 0x4>; @@ -439,7 +439,7 @@ "mmc1_sample"; }; - mmc2_clk: clk@01c20090 { + mmc2_clk: clk@1c20090 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-mmc-clk"; reg = <0x01c20090 0x4>; @@ -449,7 +449,7 @@ "mmc2_sample"; }; - mmc3_clk: clk@01c20094 { + mmc3_clk: clk@1c20094 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-mmc-clk"; reg = <0x01c20094 0x4>; @@ -459,7 +459,7 @@ "mmc3_sample"; }; - ts_clk: clk@01c20098 { + ts_clk: clk@1c20098 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c20098 0x4>; @@ -467,7 +467,7 @@ clock-output-names = "ts"; }; - ss_clk: clk@01c2009c { + ss_clk: clk@1c2009c { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c2009c 0x4>; @@ -475,7 +475,7 @@ clock-output-names = "ss"; }; - spi0_clk: clk@01c200a0 { + spi0_clk: clk@1c200a0 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200a0 0x4>; @@ -483,7 +483,7 @@ clock-output-names = "spi0"; }; - spi1_clk: clk@01c200a4 { + spi1_clk: clk@1c200a4 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200a4 0x4>; @@ -491,7 +491,7 @@ clock-output-names = "spi1"; }; - spi2_clk: clk@01c200a8 { + spi2_clk: clk@1c200a8 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200a8 0x4>; @@ -499,7 +499,7 @@ clock-output-names = "spi2"; }; - pata_clk: clk@01c200ac { + pata_clk: clk@1c200ac { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200ac 0x4>; @@ -507,7 +507,7 @@ clock-output-names = "pata"; }; - ir0_clk: clk@01c200b0 { + ir0_clk: clk@1c200b0 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200b0 0x4>; @@ -515,7 +515,7 @@ clock-output-names = "ir0"; }; - ir1_clk: clk@01c200b4 { + ir1_clk: clk@1c200b4 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200b4 0x4>; @@ -523,7 +523,7 @@ clock-output-names = "ir1"; }; - spdif_clk: clk@01c200c0 { + spdif_clk: clk@1c200c0 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod1-clk"; reg = <0x01c200c0 0x4>; @@ -534,7 +534,7 @@ clock-output-names = "spdif"; }; - usb_clk: clk@01c200cc { + usb_clk: clk@1c200cc { #clock-cells = <1>; #reset-cells = <1>; compatible = "allwinner,sun4i-a10-usb-clk"; @@ -544,7 +544,7 @@ "usb_phy"; }; - spi3_clk: clk@01c200d4 { + spi3_clk: clk@1c200d4 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-mod0-clk"; reg = <0x01c200d4 0x4>; @@ -552,7 +552,7 @@ clock-output-names = "spi3"; }; - dram_gates: clk@01c20100 { + dram_gates: clk@1c20100 { #clock-cells = <1>; compatible = "allwinner,sun4i-a10-dram-gates-clk"; reg = <0x01c20100 0x4>; @@ -577,7 +577,7 @@ "dram_de_mp", "dram_ace"; }; - de_be0_clk: clk@01c20104 { + de_be0_clk: clk@1c20104 { #clock-cells = <0>; #reset-cells = <0>; compatible = "allwinner,sun4i-a10-display-clk"; @@ -586,7 +586,7 @@ clock-output-names = "de-be0"; }; - de_be1_clk: clk@01c20108 { + de_be1_clk: clk@1c20108 { #clock-cells = <0>; #reset-cells = <0>; compatible = "allwinner,sun4i-a10-display-clk"; @@ -595,7 +595,7 @@ clock-output-names = "de-be1"; }; - de_fe0_clk: clk@01c2010c { + de_fe0_clk: clk@1c2010c { #clock-cells = <0>; #reset-cells = <0>; compatible = "allwinner,sun4i-a10-display-clk"; @@ -604,7 +604,7 @@ clock-output-names = "de-fe0"; }; - de_fe1_clk: clk@01c20110 { + de_fe1_clk: clk@1c20110 { #clock-cells = <0>; #reset-cells = <0>; compatible = "allwinner,sun4i-a10-display-clk"; @@ -614,7 +614,7 @@ }; - tcon0_ch0_clk: clk@01c20118 { + tcon0_ch0_clk: clk@1c20118 { #clock-cells = <0>; #reset-cells = <1>; compatible = "allwinner,sun4i-a10-tcon-ch0-clk"; @@ -624,7 +624,7 @@ }; - tcon1_ch0_clk: clk@01c2011c { + tcon1_ch0_clk: clk@1c2011c { #clock-cells = <0>; #reset-cells = <1>; compatible = "allwinner,sun4i-a10-tcon-ch1-clk"; @@ -634,7 +634,7 @@ }; - tcon0_ch1_clk: clk@01c2012c { + tcon0_ch1_clk: clk@1c2012c { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-tcon-ch0-clk"; reg = <0x01c2012c 0x4>; @@ -643,7 +643,7 @@ }; - tcon1_ch1_clk: clk@01c20130 { + tcon1_ch1_clk: clk@1c20130 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-tcon-ch1-clk"; reg = <0x01c20130 0x4>; @@ -652,7 +652,7 @@ }; - ve_clk: clk@01c2013c { + ve_clk: clk@1c2013c { #clock-cells = <0>; #reset-cells = <0>; compatible = "allwinner,sun4i-a10-ve-clk"; @@ -661,7 +661,7 @@ clock-output-names = "ve"; }; - codec_clk: clk@01c20140 { + codec_clk: clk@1c20140 { #clock-cells = <0>; compatible = "allwinner,sun4i-a10-codec-clk"; reg = <0x01c20140 0x4>; @@ -670,20 +670,20 @@ }; }; - soc@01c00000 { + soc@1c00000 { compatible = "simple-bus"; #address-cells = <1>; #size-cells = <1>; ranges; - sram-controller@01c00000 { + sram-controller@1c00000 { compatible = "allwinner,sun4i-a10-sram-controller"; reg = <0x01c00000 0x30>; #address-cells = <1>; #size-cells = <1>; ranges; - sram_a: sram@00000000 { + sram_a: sram@0 { compatible = "mmio-sram"; reg = <0x00000000 0xc000>; #address-cells = <1>; @@ -697,14 +697,14 @@ }; }; - sram_d: sram@00010000 { + sram_d: sram@10000 { compatible = "mmio-sram"; reg = <0x00010000 0x1000>; #address-cells = <1>; #size-cells = <1>; ranges = <0 0x00010000 0x1000>; - otg_sram: sram-section@0000 { + otg_sram: sram-section@0 { compatible = "allwinner,sun4i-a10-sram-d"; reg = <0x0000 0x1000>; status = "disabled"; @@ -712,7 +712,7 @@ }; }; - dma: dma-controller@01c02000 { + dma: dma-controller@1c02000 { compatible = "allwinner,sun4i-a10-dma"; reg = <0x01c02000 0x1000>; interrupts = <27>; @@ -720,7 +720,7 @@ #dma-cells = <2>; }; - nfc: nand@01c03000 { + nfc: nand@1c03000 { compatible = "allwinner,sun4i-a10-nand"; reg = <0x01c03000 0x1000>; interrupts = <37>; @@ -733,7 +733,7 @@ #size-cells = <0>; }; - spi0: spi@01c05000 { + spi0: spi@1c05000 { compatible = "allwinner,sun4i-a10-spi"; reg = <0x01c05000 0x1000>; interrupts = <10>; @@ -747,7 +747,7 @@ #size-cells = <0>; }; - spi1: spi@01c06000 { + spi1: spi@1c06000 { compatible = "allwinner,sun4i-a10-spi"; reg = <0x01c06000 0x1000>; interrupts = <11>; @@ -761,7 +761,7 @@ #size-cells = <0>; }; - emac: ethernet@01c0b000 { + emac: ethernet@1c0b000 { compatible = "allwinner,sun4i-a10-emac"; reg = <0x01c0b000 0x1000>; interrupts = <55>; @@ -770,7 +770,7 @@ status = "disabled"; }; - mdio: mdio@01c0b080 { + mdio: mdio@1c0b080 { compatible = "allwinner,sun4i-a10-mdio"; reg = <0x01c0b080 0x14>; status = "disabled"; @@ -778,7 +778,7 @@ #size-cells = <0>; }; - mmc0: mmc@01c0f000 { + mmc0: mmc@1c0f000 { compatible = "allwinner,sun4i-a10-mmc"; reg = <0x01c0f000 0x1000>; clocks = <&ahb_gates 8>, @@ -795,7 +795,7 @@ #size-cells = <0>; }; - mmc1: mmc@01c10000 { + mmc1: mmc@1c10000 { compatible = "allwinner,sun4i-a10-mmc"; reg = <0x01c10000 0x1000>; clocks = <&ahb_gates 9>, @@ -812,7 +812,7 @@ #size-cells = <0>; }; - mmc2: mmc@01c11000 { + mmc2: mmc@1c11000 { compatible = "allwinner,sun4i-a10-mmc"; reg = <0x01c11000 0x1000>; clocks = <&ahb_gates 10>, @@ -829,7 +829,7 @@ #size-cells = <0>; }; - mmc3: mmc@01c12000 { + mmc3: mmc@1c12000 { compatible = "allwinner,sun4i-a10-mmc"; reg = <0x01c12000 0x1000>; clocks = <&ahb_gates 11>, @@ -846,7 +846,7 @@ #size-cells = <0>; }; - usb_otg: usb@01c13000 { + usb_otg: usb@1c13000 { compatible = "allwinner,sun4i-a10-musb"; reg = <0x01c13000 0x0400>; clocks = <&ahb_gates 0>; @@ -859,7 +859,7 @@ status = "disabled"; }; - usbphy: phy@01c13400 { + usbphy: phy@1c13400 { #phy-cells = <1>; compatible = "allwinner,sun4i-a10-usb-phy"; reg = <0x01c13400 0x10 0x01c14800 0x4 0x01c1c800 0x4>; @@ -871,7 +871,7 @@ status = "disabled"; }; - ehci0: usb@01c14000 { + ehci0: usb@1c14000 { compatible = "allwinner,sun4i-a10-ehci", "generic-ehci"; reg = <0x01c14000 0x100>; interrupts = <39>; @@ -881,7 +881,7 @@ status = "disabled"; }; - ohci0: usb@01c14400 { + ohci0: usb@1c14400 { compatible = "allwinner,sun4i-a10-ohci", "generic-ohci"; reg = <0x01c14400 0x100>; interrupts = <64>; @@ -891,7 +891,7 @@ status = "disabled"; }; - crypto: crypto-engine@01c15000 { + crypto: crypto-engine@1c15000 { compatible = "allwinner,sun4i-a10-crypto"; reg = <0x01c15000 0x1000>; interrupts = <86>; @@ -899,7 +899,7 @@ clock-names = "ahb", "mod"; }; - spi2: spi@01c17000 { + spi2: spi@1c17000 { compatible = "allwinner,sun4i-a10-spi"; reg = <0x01c17000 0x1000>; interrupts = <12>; @@ -913,7 +913,7 @@ #size-cells = <0>; }; - ahci: sata@01c18000 { + ahci: sata@1c18000 { compatible = "allwinner,sun4i-a10-ahci"; reg = <0x01c18000 0x1000>; interrupts = <56>; @@ -921,7 +921,7 @@ status = "disabled"; }; - ehci1: usb@01c1c000 { + ehci1: usb@1c1c000 { compatible = "allwinner,sun4i-a10-ehci", "generic-ehci"; reg = <0x01c1c000 0x100>; interrupts = <40>; @@ -931,7 +931,7 @@ status = "disabled"; }; - ohci1: usb@01c1c400 { + ohci1: usb@1c1c400 { compatible = "allwinner,sun4i-a10-ohci", "generic-ohci"; reg = <0x01c1c400 0x100>; interrupts = <65>; @@ -941,7 +941,7 @@ status = "disabled"; }; - spi3: spi@01c1f000 { + spi3: spi@1c1f000 { compatible = "allwinner,sun4i-a10-spi"; reg = <0x01c1f000 0x1000>; interrupts = <50>; @@ -955,14 +955,14 @@ #size-cells = <0>; }; - intc: interrupt-controller@01c20400 { + intc: interrupt-controller@1c20400 { compatible = "allwinner,sun4i-a10-ic"; reg = <0x01c20400 0x400>; interrupt-controller; #interrupt-cells = <1>; }; - pio: pinctrl@01c20800 { + pio: pinctrl@1c20800 { compatible = "allwinner,sun4i-a10-pinctrl"; reg = <0x01c20800 0x400>; interrupts = <28>; @@ -1112,25 +1112,25 @@ }; }; - timer@01c20c00 { + timer@1c20c00 { compatible = "allwinner,sun4i-a10-timer"; reg = <0x01c20c00 0x90>; interrupts = <22>; clocks = <&osc24M>; }; - wdt: watchdog@01c20c90 { + wdt: watchdog@1c20c90 { compatible = "allwinner,sun4i-a10-wdt"; reg = <0x01c20c90 0x10>; }; - rtc: rtc@01c20d00 { + rtc: rtc@1c20d00 { compatible = "allwinner,sun4i-a10-rtc"; reg = <0x01c20d00 0x20>; interrupts = <24>; }; - pwm: pwm@01c20e00 { + pwm: pwm@1c20e00 { compatible = "allwinner,sun4i-a10-pwm"; reg = <0x01c20e00 0xc>; clocks = <&osc24M>; @@ -1138,7 +1138,7 @@ status = "disabled"; }; - spdif: spdif@01c21000 { + spdif: spdif@1c21000 { #sound-dai-cells = <0>; compatible = "allwinner,sun4i-a10-spdif"; reg = <0x01c21000 0x400>; @@ -1151,7 +1151,7 @@ status = "disabled"; }; - ir0: ir@01c21800 { + ir0: ir@1c21800 { compatible = "allwinner,sun4i-a10-ir"; clocks = <&apb0_gates 6>, <&ir0_clk>; clock-names = "apb", "ir"; @@ -1160,7 +1160,7 @@ status = "disabled"; }; - ir1: ir@01c21c00 { + ir1: ir@1c21c00 { compatible = "allwinner,sun4i-a10-ir"; clocks = <&apb0_gates 7>, <&ir1_clk>; clock-names = "apb", "ir"; @@ -1169,14 +1169,14 @@ status = "disabled"; }; - lradc: lradc@01c22800 { + lradc: lradc@1c22800 { compatible = "allwinner,sun4i-a10-lradc-keys"; reg = <0x01c22800 0x100>; interrupts = <31>; status = "disabled"; }; - codec: codec@01c22c00 { + codec: codec@1c22c00 { #sound-dai-cells = <0>; compatible = "allwinner,sun4i-a10-codec"; reg = <0x01c22c00 0x40>; @@ -1189,19 +1189,19 @@ status = "disabled"; }; - sid: eeprom@01c23800 { + sid: eeprom@1c23800 { compatible = "allwinner,sun4i-a10-sid"; reg = <0x01c23800 0x10>; }; - rtp: rtp@01c25000 { + rtp: rtp@1c25000 { compatible = "allwinner,sun4i-a10-ts"; reg = <0x01c25000 0x100>; interrupts = <29>; #thermal-sensor-cells = <0>; }; - uart0: serial@01c28000 { + uart0: serial@1c28000 { compatible = "snps,dw-apb-uart"; reg = <0x01c28000 0x400>; interrupts = <1>; @@ -1211,7 +1211,7 @@ status = "disabled"; }; - uart1: serial@01c28400 { + uart1: serial@1c28400 { compatible = "snps,dw-apb-uart"; reg = <0x01c28400 0x400>; interrupts = <2>; @@ -1221,7 +1221,7 @@ status = "disabled"; }; - uart2: serial@01c28800 { + uart2: serial@1c28800 { compatible = "snps,dw-apb-uart"; reg = <0x01c28800 0x400>; interrupts = <3>; @@ -1231,7 +1231,7 @@ status = "disabled"; }; - uart3: serial@01c28c00 { + uart3: serial@1c28c00 { compatible = "snps,dw-apb-uart"; reg = <0x01c28c00 0x400>; interrupts = <4>; @@ -1241,7 +1241,7 @@ status = "disabled"; }; - uart4: serial@01c29000 { + uart4: serial@1c29000 { compatible = "snps,dw-apb-uart"; reg = <0x01c29000 0x400>; interrupts = <17>; @@ -1251,7 +1251,7 @@ status = "disabled"; }; - uart5: serial@01c29400 { + uart5: serial@1c29400 { compatible = "snps,dw-apb-uart"; reg = <0x01c29400 0x400>; interrupts = <18>; @@ -1261,7 +1261,7 @@ status = "disabled"; }; - uart6: serial@01c29800 { + uart6: serial@1c29800 { compatible = "snps,dw-apb-uart"; reg = <0x01c29800 0x400>; interrupts = <19>; @@ -1271,7 +1271,7 @@ status = "disabled"; }; - uart7: serial@01c29c00 { + uart7: serial@1c29c00 { compatible = "snps,dw-apb-uart"; reg = <0x01c29c00 0x400>; interrupts = <20>; @@ -1281,7 +1281,7 @@ status = "disabled"; }; - ps20: ps2@01c2a000 { + ps20: ps2@1c2a000 { compatible = "allwinner,sun4i-a10-ps2"; reg = <0x01c2a000 0x400>; interrupts = <62>; @@ -1289,7 +1289,7 @@ status = "disabled"; }; - ps21: ps2@01c2a400 { + ps21: ps2@1c2a400 { compatible = "allwinner,sun4i-a10-ps2"; reg = <0x01c2a400 0x400>; interrupts = <63>; @@ -1297,7 +1297,7 @@ status = "disabled"; }; - i2c0: i2c@01c2ac00 { + i2c0: i2c@1c2ac00 { compatible = "allwinner,sun4i-a10-i2c"; reg = <0x01c2ac00 0x400>; interrupts = <7>; @@ -1307,7 +1307,7 @@ #size-cells = <0>; }; - i2c1: i2c@01c2b000 { + i2c1: i2c@1c2b000 { compatible = "allwinner,sun4i-a10-i2c"; reg = <0x01c2b000 0x400>; interrupts = <8>; @@ -1317,7 +1317,7 @@ #size-cells = <0>; }; - i2c2: i2c@01c2b400 { + i2c2: i2c@1c2b400 { compatible = "allwinner,sun4i-a10-i2c"; reg = <0x01c2b400 0x400>; interrupts = <9>; @@ -1327,7 +1327,7 @@ #size-cells = <0>; }; - can0: can@01c2bc00 { + can0: can@1c2bc00 { compatible = "allwinner,sun4i-a10-can"; reg = <0x01c2bc00 0x400>; interrupts = <26>; |