summaryrefslogtreecommitdiffstats
path: root/arch/mips/include (follow)
Commit message (Expand)AuthorAgeFilesLines
* MIPS: Netlogic: Handle XLP hardware errataJayachandran C2015-04-011-0/+2
* MIPS: Netlogic: Update function to read DRAM BARsJayachandran C2015-04-011-1/+1
* MIPS: Netlogic: nlm_core_id for xlp9xxJayachandran C2015-04-011-1/+7
* MIPS: Netlogic: Move cores per node out of multi-node.hJayachandran C2015-04-012-10/+20
* MIPS: Netlogic: Use MIPS topology.hJayachandran C2015-04-011-15/+0
* MIPS: Netlogic: Fix frequency calculation registerGanesan Ramalingam2015-04-011-0/+3
* MIPS: LLVMLinux: Fix an 'inline asm input/output type mismatch' error.Daniel Sanders2015-04-011-2/+4
* MIPS: Changed current_thread_info() to an equivalent supported by both clang ...Daniel Sanders2015-04-011-2/+2
* MIPS: Octeon: Remove unused function cvmx_reset_octeon().Ralf Baechle2015-04-011-8/+0
* MIPS: OCTEON: Add semaphore to serialize bootbus accesses.David Daney2015-04-011-0/+2
* MIPS: BMIPS: Use a non-default FIXADDR_TOP settingKevin Cernekee2015-04-011-0/+18
* MIPS: bcm3384: Rename "bcm3384" target to "bmips"Kevin Cernekee2015-04-011-3/+3
* MIPS: Fall back to generic implementation of cmpxchg64 on 32-bit platformsDeng-Cheng Zhu2015-04-011-5/+6
* MIPS: OCTEON: Add mach-cavium-octeon/mangle-port.hDavid Daney2015-04-011-0/+74
* MIPS: Octeon: Handle bootloader structures in little-endian mode.David Daney2015-04-011-0/+55
* MIPS, ttyFDC: Add early FDC console supportJames Hogan2015-03-311-0/+11
* MIPS: Read CPU IRQ line that FDC to routed toJames Hogan2015-03-311-0/+3
* MIPS: Add architectural FDC IRQ fieldsJames Hogan2015-03-311-0/+4
* MIPS: Add CDMM bus supportJames Hogan2015-03-311-0/+87
* MIPS: Add arch CDMM definitions and probingJames Hogan2015-03-313-0/+16
* MIPS: cevt-r4k: Move handle_perf_irq() out of headerJames Hogan2015-03-311-19/+0
* MIPS: Add support for the IMG Pistachio SoCAndrew Bresticker2015-03-312-0/+39
* MIPS: Create a common <asm/mach-generic/war.h>Kevin Cernekee2015-03-3122-509/+3
* Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linusLinus Torvalds2015-02-2247-408/+1166
|\
| * MIPS: OCTEON: More OCTEONIII supportChandrakala Chavva2015-02-202-0/+309
| * MIPS: OCTEON: Remove setting of processor specific CVMCTL icache bits.Chad Reese2015-02-201-20/+0
| * MIPS: OCTEON: Core-15169 Workaround and general CVMSEG cleanup.David Daney2015-02-201-3/+16
| * MIPS: OCTEON: Update octeon-model.h code for new SoCs.David Daney2015-02-201-22/+85
| * MIPS: OCTEON: Implement DCache errata workaround for all CN6XXXDavid Daney2015-02-201-0/+3
| * MIPS: OCTEON: Add little-endian support to asm/octeon/octeon.hDavid Daney2015-02-201-30/+105
| * MIPS: OCTEON: Implement the core-16057 workaroundDavid Daney2015-02-201-0/+22
| * MIPS: OCTEON: Save and restore CP2 SHA3 stateDavid Daney2015-02-201-0/+2
| * MIPS: OCTEON: Save/Restore wider multiply registers in OCTEON III CPUsDavid Daney2015-02-202-2/+15
| * MIPS: Remove unneeded #ifdef __KERNEL__ from asm/processor.hDavid Daney2015-02-201-6/+0
| * MIPS: ip22-gio: Remove legacy suspend/resume supportLars-Peter Clausen2015-02-201-2/+0
| * mips: pci: Add ifdef around pci_proc_domainZubair Lutfullah Kakakhel2015-02-201-0/+2
| * MIPS: Add set/clear CP0 macros for PageGrain registerSteven J. Hill2015-02-201-0/+1
| * MIPS: Usage and cosmetic cleanups of page table bits.Steven J. Hill2015-02-192-62/+38
| * Merge branch 'mipsr6-for-3.20' of git://git.linux-mips.org/pub/scm/mchandras/...Ralf Baechle2015-02-1929-180/+497
| |\
| | * MIPS: kernel: elf: Improve the overall ABI and FPU mode checksMarkos Chandras2015-02-171-4/+6
| | * MIPS: asm: fpu: Allow 64-bit FPU on MIPS32 R6Markos Chandras2015-02-171-1/+2
| | * MIPS: Handle MIPS IV, V and R2 FPU instructions on MIPS R6 as wellMarkos Chandras2015-02-171-1/+2
| | * MIPS: Make use of the ERETNC instruction on MIPS R6Markos Chandras2015-02-172-4/+7
| | * MIPS: kernel: mips-r2-to-r6-emul: Add R2 emulator for MIPS R6Leonid Yegoshin2015-02-172-3/+96
| | * MIPS: asm: mipsregs: Add support for the LLADDR registerMarkos Chandras2015-02-171-0/+2
| | * MIPS: Add LLB bit and related feature for the Config 5 CP0 registerMarkos Chandras2015-02-173-0/+5
| | * MIPS: Emulate the new MIPS R6 BNEZC and JIALC instructionsMarkos Chandras2015-02-171-1/+1
| | * MIPS: Emulate the new MIPS R6 BEQZC and JIC instructionsMarkos Chandras2015-02-171-1/+1
| | * MIPS: Emulate the new MIPS R6 BALC instructionMarkos Chandras2015-02-171-1/+1
| | * MIPS: Emulate the new MIPS R6 BNVC, BNEC and BNEZLAC instructionsMarkos Chandras2015-02-171-1/+1