summaryrefslogtreecommitdiffstats
path: root/drivers/clk/meson/meson8b.h (follow)
Commit message (Expand)AuthorAgeFilesLines
* clk: meson: clk-pll: remove od parametersJerome Brunet2018-09-261-1/+4
* clk: meson: use SPDX license identifiers consistentlyJerome Brunet2018-05-181-12/+1
* clk: meson: meson8b: add support for the NAND clocksMartin Blumenstingl2018-05-151-1/+4
* clk: meson: add fdiv clock gatesJerome Brunet2018-03-131-1/+6
* clk: meson: add mpll pre-dividerJerome Brunet2018-03-131-1/+2
* clk: meson: rework meson8b cpu clockJerome Brunet2018-03-131-1/+6
* clk: meson: split divider and gate part of mpllJerome Brunet2018-03-131-1/+5
* clk: meson: meson8b: register the built-in reset controllerMartin Blumenstingl2017-08-041-1/+8
* clk: meson8b: expose every clock in the bindingsJerome Brunet2017-08-041-99/+4
* clk: meson8b: export the ethernet gate clockMartin Blumenstingl2017-06-121-1/+1
* clk: meson8b: export the USB clocksMartin Blumenstingl2017-06-121-5/+5
* clk: meson8b: export the gate clock for the HW random number generatorMartin Blumenstingl2017-06-121-1/+1
* clk: meson8b: export the SDIO clockMartin Blumenstingl2017-06-121-1/+1
* clk: meson8b: export the SAR ADC clocksMartin Blumenstingl2017-06-121-2/+2
* clk: meson8b: add the mplls clocks 0, 1 and 2Jerome Brunet2017-03-271-1/+19
* meson: clk: Add support for clock gatesAlexander Müller2016-09-021-0/+5
* clk: meson: Copy meson8b CLKID defines to private header fileAlexander Müller2016-09-021-0/+107
* meson: clk: Rename register names according to Amlogic datasheetAlexander Müller2016-09-021-6/+5
* meson: clk: Move register definitions to meson8b.hAlexander Müller2016-09-021-0/+40