| Commit message (Expand) | Author | Age | Files | Lines |
... | |
| * | | | | clk: stm32mp1: Add ddrperfm clock | Gabriel Fernandez | 2019-04-29 | 1 | -0/+3 |
| * | | | | clk: stm32: Introduce clocks of STM32F769 board | Gabriel Fernandez | 2019-04-25 | 1 | -8/+299 |
| |/ / / |
|
| | | | | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
*-------. \ \ \ | Merge branches 'clk-hisi', 'clk-lochnagar', 'clk-allwinner', 'clk-rockchip' a... | Stephen Boyd | 2019-05-07 | 17 | -66/+576 |
|\ \ \ \ \ \ \ \ |
|
| | | | | * | | | | clk: qoriq: increase array size of cmux_to_group | Yogesh Gaur | 2019-04-25 | 1 | -2/+2 |
| | | | | * | | | | clk: qoriq: Add ls1028a clock configuration | Yuantian Tang | 2019-04-25 | 1 | -0/+68 |
| | | | | * | | | | clk: qoriq: add more PLL divider clocks support | Yuantian Tang | 2019-04-25 | 1 | -2/+3 |
| | | | | |/ / / |
|
| | | | * | | | | clk: rockchip: undo several noc and special clocks as critical on rk3288 | Douglas Anderson | 2019-04-23 | 1 | -9/+4 |
| | | | * | | | | clk: rockchip: add a COMPOSITE_DIV_OFFSET clock-type | Finley Xiao | 2019-04-12 | 2 | -3/+29 |
| | | | * | | | | clk: rockchip: Turn on "aclk_dmac1" for suspend on rk3288 | Douglas Anderson | 2019-04-12 | 1 | -0/+11 |
| | | | * | | | | clk: rockchip: Limit use of USB PHY clock to USB on rk3288 | Matthias Kaehlcke | 2019-04-12 | 1 | -2/+2 |
| | | | * | | | | clk: rockchip: Fix video codec clocks on rk3288 | Douglas Anderson | 2019-04-12 | 1 | -2/+2 |
| | | | * | | | | clk: rockchip: Make rkpwm a critical clock on rk3288 | Douglas Anderson | 2019-04-11 | 1 | -1/+3 |
| | | | * | | | | clk: rockchip: fix wrong clock definitions for rk3328 | Jonas Karlman | 2019-03-18 | 1 | -9/+9 |
| | | | |/ / / |
|
| | | * | | | | clk: sunxi-ng: sun5i: Export the MBUS clock | Maxime Ripard | 2019-04-10 | 1 | -4/+0 |
| | | * | | | | clk: sunxi-ng: a83t: Add pll-video0 as parent of csi-mclk | Chen-Yu Tsai | 2019-04-09 | 1 | -2/+3 |
| | | * | | | | clk: sunxi-ng: h6: Allow video & vpu clocks to change parent rate | Jernej Skrabec | 2019-04-04 | 1 | -3/+3 |
| | | * | | | | clk: sunxi-ng: h6: Preset hdmi-cec clock parent | Jernej Skrabec | 2019-04-03 | 1 | -0/+11 |
| | | * | | | | clk: sunxi: Add Kconfig options | Maxime Ripard | 2019-03-21 | 3 | -22/+71 |
| | | * | | | | clk: sunxi-ng: f1c100s: fix USB PHY gate bit offset | Icenowy Zheng | 2019-03-18 | 1 | -1/+1 |
| | | * | | | | clk: sunxi-ng: Allow DE clock to set parent rate | Jernej Skrabec | 2019-03-18 | 3 | -3/+5 |
| | | |/ / / |
|
| | * / / / | clk: lochnagar: Add support for the Cirrus Logic Lochnagar | Charles Keepax | 2019-04-23 | 3 | -0/+344 |
| | |/ / / |
|
| * / / / | clk: hi3660: Mark clk_gate_ufs_subsys as critical | Leo Yan | 2019-04-20 | 1 | -1/+5 |
| |/ / / |
|
| | | | | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
*-------. \ \ \ | Merge branches 'clk-sa', 'clk-aspeed', 'clk-samsung', 'clk-ingenic' and 'clk-... | Stephen Boyd | 2019-05-07 | 12 | -90/+178 |
|\ \ \ \ \ \ \ \ |
|
| | | | | * | | | | clk: zynqmp: use structs for clk query responses | Michael Tretter | 2019-04-19 | 2 | -77/+99 |
| | | | | * | | | | clk: zynqmp: fix check for fractional clock | Michael Tretter | 2019-04-11 | 1 | -3/+6 |
| | | | | * | | | | clk: zynqmp: do not export zynqmp_clk_register_* functions | Michael Tretter | 2019-04-11 | 2 | -2/+0 |
| | | | | * | | | | clk: zynqmp: fix kerneldoc of __zynqmp_clock_get_parents | Michael Tretter | 2019-04-11 | 1 | -1/+1 |
| | | | | * | | | | drivers: clk: Update clock driver to handle clock attribute | Rajan Vaja | 2019-04-11 | 1 | -13/+29 |
| | | | | * | | | | drivers: clk: zynqmp: Allow zero divisor value | Rajan Vaja | 2019-04-11 | 1 | -0/+7 |
| | | | | |/ / / |
|
| | | | * / / / | clk: ingenic: jz4725b: Add UDC PHY clock | Paul Cercueil | 2019-04-11 | 1 | -0/+6 |
| | | | |/ / / |
|
| | | * / / / | clk: samsung: exynos5410: Add gate clock for ADC | Krzysztof Kozlowski | 2019-03-22 | 1 | -0/+1 |
| | | |/ / / |
|
| | * / / / | clk: Aspeed: Setup video engine clocking | Eddie James | 2019-04-18 | 1 | -3/+39 |
| | |/ / / |
|
| * | | | | clk: mvebu: fix spelling mistake "gatable" -> "gateable" | Colin Ian King | 2019-04-18 | 2 | -3/+3 |
| * | | | | clk: ux500: add range to usleep_range | Nicholas Mc Guire | 2019-04-11 | 1 | -1/+2 |
| * | | | | clk: tegra: Make tegra_clk_super_mux_ops static | YueHaibing | 2019-04-11 | 1 | -1/+1 |
| * | | | | clk: davinci: cfgchip: use PTR_ERR_OR_ZERO in da8xx_cfgchip_register_div4p5 | Ding Xiang | 2019-04-11 | 1 | -3/+1 |
| |/ / / |
|
| | | | | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
| \ \ \ | |
*-----. \ \ \ | Merge branches 'clk-doc', 'clk-more-critical', 'clk-meson' and 'clk-basic-be'... | Stephen Boyd | 2019-05-07 | 29 | -626/+2363 |
|\ \ \ \ \ \ \ |
|
| | | | * | | | | clk: core: replace clk_{readl,writel} with {readl,writel} | Jonas Gorski | 2019-04-23 | 18 | -68/+68 |
| | | | * | | | | clk: mux: add explicit big endian support | Jonas Gorski | 2019-04-23 | 1 | -3/+19 |
| | | | * | | | | clk: multiplier: add explicit big endian support | Jonas Gorski | 2019-04-23 | 1 | -3/+19 |
| | | | * | | | | clk: gate: add explicit big endian support | Jonas Gorski | 2019-04-23 | 1 | -3/+19 |
| | | | * | | | | clk: fractional-divider: add explicit big endian support | Jonas Gorski | 2019-04-23 | 1 | -3/+19 |
| | | | * | | | | clk: divider: add explicit big endian support | Jonas Gorski | 2019-04-23 | 1 | -4/+20 |
| | | | |/ / / |
|
| | | * | | | | clk: meson: axg-audio: add g12a support | Maxime Jourdan | 2019-04-08 | 2 | -8/+239 |
| | | * | | | | clk: meson: axg-audio: don't register inputs in the onecell data | Jerome Brunet | 2019-04-08 | 2 | -44/+6 |
| | | * | | | | clk: meson: axg_audio: replace prefix axg by aud | Jerome Brunet | 2019-04-08 | 1 | -482/+482 |
| | | * | | | | clk: meson: meson8b: add the video decoder clock trees | Martin Blumenstingl | 2019-04-01 | 2 | -1/+328 |
| | | * | | | | clk: meson: meson8b: add the VPU clock trees | Martin Blumenstingl | 2019-04-01 | 2 | -1/+175 |
| | | * | | | | clk: meson: meson8b: add support for the GP_PLL clock on Meson8m2 | Martin Blumenstingl | 2019-04-01 | 2 | -1/+66 |
| | | * | | | | clk: meson: meson8b: use a separate clock table for Meson8m2 | Martin Blumenstingl | 2019-04-01 | 1 | -1/+192 |