| Commit message (Expand) | Author | Age | Files | Lines |
... | |
| | * | | clk: qcom: gdsc: Add support to reset AON and block reset logic | Amit Nischal | 2018-04-17 | 2 | -3/+23 |
| | * | | clk: qcom: Add support for controlling Fabia PLL | Amit Nischal | 2018-03-20 | 2 | -8/+311 |
| | * | | clk: qcom: Clear hardware clock control bit of RCG | Amit Nischal | 2018-03-19 | 1 | -2/+3 |
| | | | | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| *-----. \ \ | Merge branches 'clk-match-string', 'clk-ingenic', 'clk-si544-round-fix' and '... | Stephen Boyd | 2018-06-04 | 7 | -70/+148 |
| |\ \ \ \ \ \ |
|
| | | | | * | | | clk: bcm: Update and add Stingray clock entries | Pramod Kumar | 2018-06-02 | 1 | -15/+120 |
| | | | | | |/
| | | | | |/| |
|
| | | | * / | | clk-si544: Properly round requested frequency to nearest match | Mike Looijmans | 2018-06-02 | 1 | -0/+1 |
| | | | |/ / |
|
| | | * | | | clk: ingenic: jz4770: Add 150us delay after enabling VPU clock | Paul Cercueil | 2018-06-02 | 1 | -1/+1 |
| | | * | | | clk: ingenic: jz4770: Enable power of AHB1 bus after ungating VPU clock | Paul Cercueil | 2018-06-02 | 1 | -2/+2 |
| | | * | | | clk: ingenic: jz4770: Modify C1CLK clock to disable CPU clock stop on idle | Paul Cercueil | 2018-06-02 | 1 | -1/+2 |
| | | * | | | clk: ingenic: jz4770: Change OTG from custom to standard gated clock | Paul Cercueil | 2018-06-02 | 1 | -37/+5 |
| | | * | | | clk: ingenic: Support specifying "wait for clock stable" delay | Paul Cercueil | 2018-06-02 | 2 | -0/+5 |
| | | * | | | clk: ingenic: Add support for clocks whose gate bit is inverted | Paul Cercueil | 2018-06-02 | 2 | -2/+5 |
| | | |/ / |
|
| | * | | | clk: use match_string() helper | Yisheng Xie | 2018-06-02 | 1 | -6/+2 |
| | * | | | clk: bcm2835: use match_string() helper | Yisheng Xie | 2018-06-02 | 1 | -7/+6 |
| | |/ / |
|
| | | | | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| *-------. \ \ | Merge branches 'clk-imx7d', 'clk-hisi-stub', 'clk-mvebu', 'clk-imx6-epit' and... | Stephen Boyd | 2018-06-04 | 8 | -178/+71 |
| |\ \ \ \ \ \ \ |
|
| | | | | | * | | | clk: Return void from debug_init op | Stephen Boyd | 2018-06-02 | 2 | -19/+14 |
| | | | | | * | | | clk: remove clk_debugfs_add_file() | Greg Kroah-Hartman | 2018-06-02 | 1 | -13/+0 |
| | | | | | * | | | clk: tegra: no need to check return value of debugfs_create functions | Greg Kroah-Hartman | 2018-06-02 | 1 | -31/+11 |
| | | | | | * | | | clk: davinci: no need to check return value of debugfs_create functions | Greg Kroah-Hartman | 2018-06-02 | 1 | -6/+1 |
| | | | | | * | | | clk: bcm2835: no need to check return value of debugfs_create functions | Greg Kroah-Hartman | 2018-06-02 | 1 | -4/+2 |
| | | | | | * | | | clk: no need to check return value of debugfs_create functions | Greg Kroah-Hartman | 2018-06-02 | 1 | -99/+30 |
| | | | | | |/ / |
|
| | | | | * / / | clk: imx6: add EPIT clock support | Colin Didier | 2018-06-02 | 1 | -0/+2 |
| | | | | |/ / |
|
| | | | * / / | clk: mvebu: use correct bit for 98DX3236 NAND | Chris Packham | 2018-06-01 | 1 | -1/+1 |
| | | | |/ / |
|
| | | * / / | clk/driver/hisi: Consolidate the Kconfig for the CLOCK_STUB | Daniel Lezcano | 2018-06-01 | 1 | -5/+8 |
| | | |/ / |
|
| | * | | | clk: imx7d: reset parent for mipi csi root | Rui Miguel Silva | 2018-06-01 | 1 | -0/+2 |
| | * | | | clk: imx7d: fix mipi dphy div parent | Rui Miguel Silva | 2018-06-01 | 1 | -1/+1 |
| | |/ / |
|
| | | | | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| *---. \ \ | Merge branches 'clk-imx6sx', 'clk-imx7d-enet' and 'clk-aspeed-24' into clk-next | Stephen Boyd | 2018-06-04 | 4 | -17/+24 |
| |\ \ \ \ \ |
|
| | | | * | | | clk: aspeed: Add 24MHz fixed clock | Lei YU | 2018-06-01 | 1 | -1/+8 |
| | | | |/ / |
|
| | | * | | | clk: imx7d: correct enet clock CCGR registers | Anson Huang | 2018-06-01 | 1 | -4/+6 |
| | | * | | | clk: imx7d: correct enet phy ref clock gates | Anson Huang | 2018-06-01 | 1 | -2/+1 |
| | | |/ / |
|
| | * | | | clk: imx6sl: correct ocram_podf clock type | Anson Huang | 2018-06-01 | 1 | -1/+1 |
| | * | | | clk: imx6sx: disable unnecessary clocks during clock initialization | Anson Huang | 2018-06-01 | 1 | -6/+1 |
| | * | | | clk: imx6sx: add missing lvds2 clock to the clock tree | Anson Huang | 2018-05-05 | 1 | -3/+7 |
| | |/ / |
|
| | | | | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| *-------. \ \ | Merge branches 'clk-allwinner', 'clk-rockchip', 'clk-tegra', 'clk-berlin' and... | Stephen Boyd | 2018-06-04 | 29 | -269/+399 |
| |\ \ \ \ \ \ \ |
|
| | | | | | * | | | clk: qcom: mmcc-msm8996: leave all mmagic gdscs and clocks always enabled | Rajendra Nayak | 2018-06-01 | 2 | -12/+12 |
| | | | | | * | | | clk: qcom: Register the gdscs before the clocks | Rajendra Nayak | 2018-06-01 | 1 | -16/+16 |
| | | | | | * | | | clk: qcom: gdsc: Add support for ALWAYS_ON gdscs | Rajendra Nayak | 2018-06-01 | 2 | -0/+9 |
| | | | | | |/ / |
|
| | | | | * / / | clk: berlin: switch to SPDX license identifier | Jisheng Zhang | 2018-06-01 | 9 | -108/+9 |
| | | | | |/ / |
|
| | | | * | | | clk: tegra: Add quirk for getting CDEV1/2 clocks on Tegra20 | Dmitry Osipenko | 2018-05-18 | 7 | -8/+39 |
| | | | * | | | clk: tegra20: Correct parents of CDEV1/2 clocks | Dmitry Osipenko | 2018-05-18 | 1 | -4/+2 |
| | | | * | | | clk: tegra20: Add DEV1/DEV2 OSC dividers | Dmitry Osipenko | 2018-05-18 | 1 | -0/+14 |
| | | | |/ / |
|
| | | * | | | clk: rockchip: remove deprecated gate-clk code and dt-binding | Heiko Stuebner | 2018-05-23 | 2 | -99/+0 |
| | | * | | | clk: rockchip: use match_string() helper | Yisheng Xie | 2018-05-22 | 1 | -11/+5 |
| | | |/ / |
|
| | * | | | clk: sunxi-ng: r40: export a regmap to access the GMAC register | Icenowy Zheng | 2018-05-17 | 1 | -0/+33 |
| | * | | | clk: sunxi-ng: r40: rewrite init code to a platform driver | Icenowy Zheng | 2018-05-17 | 1 | -11/+28 |
| | * | | | clk: sunxi-ng: add support for H6 PRCM CCU | Icenowy Zheng | 2018-05-04 | 4 | -0/+232 |
| | |/ / |
|
| | | | | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| | \ \ | |
| *-------. \ \ | Merge branches 'clk-hisi-usb', 'clk-silent-bulk', 'clk-mtk-hdmi', 'clk-mtk-ma... | Stephen Boyd | 2018-06-04 | 7 | -4/+146 |
| |\ \ \ \ \ \ \ |
|
| | | | | | * | | | clk: imx: Add new clo01 and clo2 controlled by CCOSR | Michael Trimarchi | 2018-05-16 | 1 | -0/+18 |
| | | | | | |/ / |
|
| | | | | * / / | clk: mediatek: add g3dsys support for MT2701 and MT7623 | Sean Wang | 2018-05-16 | 3 | -0/+102 |
| | | | | |/ / |
|
| | | | * / / | clk: mediatek: correct the clocks for MT2701 HDMI PHY module | Ryder Lee | 2018-05-16 | 1 | -2/+6 |
| | | | |/ / |
|