/* * sh7367 processor support - PFC hardware block * * Copyright (C) 2010 Magnus Damm * * This program is free software; you can redistribute it and/or modify * it under the terms of the GNU General Public License as published by * the Free Software Foundation; version 2 of the License. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA */ #include #include #include #include #define _1(fn, pfx, sfx) fn(pfx, sfx) #define _10(fn, pfx, sfx) \ _1(fn, pfx##0, sfx), _1(fn, pfx##1, sfx), \ _1(fn, pfx##2, sfx), _1(fn, pfx##3, sfx), \ _1(fn, pfx##4, sfx), _1(fn, pfx##5, sfx), \ _1(fn, pfx##6, sfx), _1(fn, pfx##7, sfx), \ _1(fn, pfx##8, sfx), _1(fn, pfx##9, sfx) #define _90(fn, pfx, sfx) \ _10(fn, pfx##1, sfx), _10(fn, pfx##2, sfx), \ _10(fn, pfx##3, sfx), _10(fn, pfx##4, sfx), \ _10(fn, pfx##5, sfx), _10(fn, pfx##6, sfx), \ _10(fn, pfx##7, sfx), _10(fn, pfx##8, sfx), \ _10(fn, pfx##9, sfx) #define _273(fn, pfx, sfx) \ _10(fn, pfx, sfx), _90(fn, pfx, sfx), \ _10(fn, pfx##10, sfx), _90(fn, pfx##1, sfx), \ _10(fn, pfx##20, sfx), _10(fn, pfx##21, sfx), \ _10(fn, pfx##22, sfx), _10(fn, pfx##23, sfx), \ _10(fn, pfx##24, sfx), _10(fn, pfx##25, sfx), \ _10(fn, pfx##26, sfx), _1(fn, pfx##270, sfx), \ _1(fn, pfx##271, sfx), _1(fn, pfx##272, sfx) #define _PORT(pfx, sfx) pfx##_##sfx #define PORT_273(str) _273(_PORT, PORT, str) enum { PINMUX_RESERVED = 0, PINMUX_DATA_BEGIN, PORT_273(DATA), /* PORT0_DATA -> PORT272_DATA */ PINMUX_DATA_END, PINMUX_INPUT_BEGIN, PORT_273(IN), /* PORT0_IN -> PORT272_IN */ PINMUX_INPUT_END, PINMUX_INPUT_PULLUP_BEGIN, PORT_273(IN_PU), /* PORT0_IN_PU -> PORT272_IN_PU */ PINMUX_INPUT_PULLUP_END, PINMUX_INPUT_PULLDOWN_BEGIN, PORT_273(IN_PD), /* PORT0_IN_PD -> PORT272_IN_PD */ PINMUX_INPUT_PULLDOWN_END, PINMUX_OUTPUT_BEGIN, PORT_273(OUT), /* PORT0_OUT -> PORT272_OUT */ PINMUX_OUTPUT_END, PINMUX_FUNCTION_BEGIN, PORT_273(FN_IN), /* PORT0_FN_IN -> PORT272_FN_IN */ PORT_273(FN_OUT), /* PORT0_FN_OUT -> PORT272_FN_OUT */ PORT_273(FN0), /* PORT0_FN0 -> PORT272_FN0 */ PORT_273(FN1), /* PORT0_FN1 -> PORT272_FN1 */ PORT_273(FN2), /* PORT0_FN2 -> PORT272_FN2 */ PORT_273(FN3), /* PORT0_FN3 -> PORT272_FN3 */ PORT_273(FN4), /* PORT0_FN4 -> PORT272_FN4 */ PORT_273(FN5), /* PORT0_FN5 -> PORT272_FN5 */ PORT_273(FN6), /* PORT0_FN6 -> PORT272_FN6 */ PORT_273(FN7), /* PORT0_FN7 -> PORT272_FN7 */ MSELBCR_MSEL2_1, MSELBCR_MSEL2_0, PINMUX_FUNCTION_END, PINMUX_MARK_BEGIN, /* Special Pull-up / Pull-down Functions */ PORT48_KEYIN0_PU_MARK, PORT49_KEYIN1_PU_MARK, PORT50_KEYIN2_PU_MARK, PORT55_KEYIN3_PU_MARK, PORT56_KEYIN4_PU_MARK, PORT57_KEYIN5_PU_MARK, PORT58_KEYIN6_PU_MARK, /* 49-1 */ VBUS0_MARK, CPORT0_MARK, CPORT1_MARK, CPORT2_MARK, CPORT3_MARK, CPORT4_MARK, CPORT5_MARK, CPORT6_MARK, CPORT7_MARK, CPORT8_MARK, CPORT9_MARK, CPORT10_MARK, CPORT11_MARK, SIN2_MARK, CPORT12_MARK, XCTS2_MARK, CPORT13_MARK, RFSPO4_MARK, CPORT14_MARK, RFSPO5_MARK, CPORT15_MARK, CPORT16_MARK, CPORT17_MARK, SOUT2_MARK, CPORT18_MARK, XRTS2_MARK, CPORT19_MARK, CPORT20_MARK, RFSPO6_MARK, CPORT21_MARK, STATUS0_MARK, CPORT22_MARK, STATUS1_MARK, CPORT23_MARK, STATUS2_MARK, RFSPO7_MARK, MPORT0_MARK, MPORT1_MARK, B_SYNLD1_MARK, B_SYNLD2_MARK, XMAINPS_MARK, XDIVPS_MARK, XIDRST_MARK, IDCLK_MARK, IDIO_MARK, SOUT1_MARK, SCIFA4_TXD_MARK, M02_BERDAT_MARK, SIN1_MARK, SCIFA4_RXD_MARK, XWUP_MARK, XRTS1_MARK, SCIFA4_RTS_MARK, M03_BERCLK_MARK, XCTS1_MARK, SCIFA4_CTS_MARK, /* 49-2 */ HSU_IQ_AGC6_MARK, MFG2_IN2_MARK, MSIOF2_MCK0_MARK, HSU_IQ_AGC5_MARK, MFG2_IN1_MARK, MSIOF2_MCK1_MARK, HSU_IQ_AGC4_MARK, MSIOF2_RSYNC_MARK, HSU_IQ_AGC3_MARK, MFG2_OUT1_MARK, MSIOF2_RSCK_MARK, HSU_IQ_AGC2_MARK, PORT42_KEYOUT0_MARK, HSU_IQ_AGC1_MARK, PORT43_KEYOUT1_MARK, HSU_IQ_AGC0_MARK, PORT44_KEYOUT2_MARK, HSU_IQ_AGC_ST_MARK, PORT45_KEYOUT3_MARK, HSU_IQ_PDO_MARK, PORT46_KEYOUT4_MARK, HSU_IQ_PYO_MARK, PORT47_KEYOUT5_MARK, HSU_EN_TXMUX_G3MO_MARK, PORT48_KEYIN0_MARK, HSU_I_TXMUX_G3MO_MARK, PORT49_KEYIN1_MARK, HSU_Q_TXMUX_G3MO_MARK, PORT50_KEYIN2_MARK, HSU_SYO_MARK, PORT51_MSIOF2_TSYNC_MARK, HSU_SDO_MARK, PORT52_MSIOF2_TSCK_MARK, HSU_TGTTI_G3MO_MARK, PORT53_MSIOF2_TXD_MARK, B_TIME_STAMP_MARK, PORT54_MSIOF2_RXD_MARK, HSU_SDI_MARK, PORT55_KEYIN3_MARK, HSU_SCO_MARK, PORT56_KEYIN4_MARK, HSU_DREQ_MARK, PORT57_KEYIN5_MARK, HSU_DACK_MARK, PORT58_KEYIN6_MARK, HSU_CLK61M_MARK, PORT59_MSIOF2_SS1_MARK, HSU_XRST_MARK, PORT60_MSIOF2_SS2_MARK, PCMCLKO_MARK, SYNC8KO_MARK, DNPCM_A_MARK, UPPCM_A_MARK, XTALB1L_MARK, GPS_AGC1_MARK, SCIFA0_RTS_MARK, GPS_AGC2_MARK, SCIFA0_SCK_MARK, GPS_AGC3_MARK, SCIFA0_TXD_MARK, GPS_AGC4_MARK, SCIFA0_RXD_MARK, GPS_PWRD_MARK, SCIFA0_CTS_MARK, GPS_IM_MARK, GPS_IS_MARK, GPS_QM_MARK, GPS_QS_MARK, SIUBOMC_MARK, TPU2TO0_MARK, SIUCKB_MARK, TPU2TO1_MARK, SIUBOLR_MARK, BBIF2_TSYNC_MARK, TPU2TO2_MARK, SIUBOBT_MARK, BBIF2_TSCK_MARK, TPU2TO3_MARK, SIUBOSLD_MARK, BBIF2_TXD_MARK, TPU3TO0_MARK, SIUBILR_MARK, TPU3TO1_MARK, SIUBIBT_MARK, TPU3TO2_MARK, SIUBISLD_MARK, TPU3TO3_MARK, NMI_MARK, TPU4TO0_MARK, DNPCM_M_MARK, TPU4TO1_MARK, TPU4TO2_MARK, TPU4TO3_MARK, IRQ_TMPB_MARK, PWEN_MARK, MFG1_OUT1_MARK, OVCN_MARK, MFG1_IN1_MARK, OVCN2_MARK, MFG1_IN2_MARK, /* 49-3 */ RFSPO1_MARK, RFSPO2_MARK, RFSPO3_MARK, PORT93_VIO_CKO2_MARK, USBTERM_MARK, EXTLP_MARK, IDIN_MARK, SCIFA5_CTS_MARK, MFG0_IN1_MARK, SCIFA5_RTS_MARK, MFG0_IN2_MARK, SCIFA5_RXD_MARK, SCIFA5_TXD_MARK, SCIFA5_SCK_MARK, MFG0_OUT1_MARK, A0_EA0_MARK, BS_MARK, A14_EA14_MARK, PORT102_KEYOUT0_MARK, A15_EA15_MARK, PORT103_KEYOUT1_MARK, DV_CLKOL_MARK, A16_EA16_MARK, PORT104_KEYOUT2_MARK, DV_VSYNCL_MARK, MSIOF0_SS1_MARK, A17_EA17_MARK, PORT105_KEYOUT3_MARK, DV_HSYNCL_MARK, MSIOF0_TSYNC_MARK, A18_EA18_MARK, PORT106_KEYOUT4_MARK, DV_DL0_MARK, MSIOF0_TSCK_MARK, A19_EA19_MARK, PORT107_KEYOUT5_MARK, DV_DL1_MARK, MSIOF0_TXD_MARK, A20_EA20_MARK, PORT108_KEYIN0_MARK, DV_DL2_MARK, MSIOF0_RSCK_MARK, A21_EA21_MARK, PORT109_KEYIN1_MARK, DV_DL3_MARK, MSIOF0_RSYNC_MARK, A22_EA22_MARK, PORT110_KEYIN2_MARK, DV_DL4_MARK, MSIOF0_MCK0_MARK, A23_EA23_MARK, PORT111_KEYIN3_MARK, DV_DL5_MARK, MSIOF0_MCK1_MARK, A24_EA24_MARK, PORT112_KEYIN4_MARK, DV_DL6_MARK, MSIOF0_RXD_MARK, A25_EA25_MARK, PORT113_KEYIN5_MARK, DV_DL7_MARK, MSIOF0_SS2_MARK, A26_MARK, PORT113_KEYIN6_MARK, DV_CLKIL_MARK, D0_ED0_NAF0_MARK, D1_ED1_NAF1_MARK, D2_ED2_NAF2_MARK, D3_ED3_NAF3_MARK, D4_ED4_NAF4_MARK, D5_ED5_NAF5_MARK, D6_ED6_NAF6_MARK, D7_ED7_NAF7_MARK, D8_ED8_NAF8_MARK, D9_ED9_NAF9_MARK, D10_ED10_NAF10_MARK, D11_ED11_NAF11_MARK, D12_ED12_NAF12_MARK, D13_ED13_NAF13_MARK, D14_ED14_NAF14_MARK, D15_ED15_NAF15_MARK, CS4_MARK, CS5A_MARK, CS5B_MARK, FCE1_MARK, CS6B_MARK, XCS2_MARK, FCE0_MARK, CS6A_MARK, DACK0_MARK, WAIT_MARK, DREQ0_MARK, RD_XRD_MARK, A27_MARK, RDWR_XWE_MARK, WE0_XWR0_FWE_MARK, WE1_XWR1_MARK, FRB_MARK, CKO_MARK, NBRSTOUT_MARK, NBRST_MARK, /* 49-4 */ RFSPO0_MARK, PORT146_VIO_CKO2_MARK, TSTMD_MARK, VIO_VD_MARK, VIO_HD_MARK, VIO_D0_MARK, VIO_D1_MARK, VIO_D2_MARK, VIO_D3_MARK, VIO_D4_MARK, VIO_D5_MARK, VIO_D6_MARK, VIO_D7_MARK, VIO_D8_MARK, VIO_D9_MARK, VIO_D10_MARK, VIO_D11_MARK, VIO_D12_MARK, VIO_D13_MARK, VIO_D14_MARK, VIO_D15_MARK, VIO_CLK_MARK, VIO_FIELD_MARK, VIO_CKO_MARK, MFG3_IN1_MARK, MFG3_IN2_MARK, M9_SLCD_A01_MARK, MFG3_OUT1_MARK, TPU0TO0_MARK, M10_SLCD_CK1_MARK, MFG4_IN1_MARK, TPU0TO1_MARK, M11_SLCD_SO1_MARK, MFG4_IN2_MARK, TPU0TO2_MARK, M12_SLCD_CE1_MARK, MFG4_OUT1_MARK, TPU0TO3_MARK, LCDD0_MARK, PORT175_KEYOUT0_MARK, DV_D0_MARK, SIUCKA_MARK, MFG0_OUT2_MARK, LCDD1_MARK, PORT176_KEYOUT1_MARK, DV_D1_MARK, SIUAOLR_MARK, BBIF2_TSYNC1_MARK, LCDD2_MARK, PORT177_KEYOUT2_MARK, DV_D2_MARK, SIUAOBT_MARK, BBIF2_TSCK1_MARK, LCDD3_MARK, PORT178_KEYOUT3_MARK, DV_D3_MARK, SIUAOSLD_MARK, BBIF2_TXD1_MARK, LCDD4_MARK, PORT179_KEYOUT4_MARK, DV_D4_MARK, SIUAISPD_MARK, MFG1_OUT2_MARK, LCDD5_MARK, PORT180_KEYOUT5_MARK, DV_D5_MARK, SIUAILR_MARK, MFG2_OUT2_MARK, LCDD6_MARK, DV_D6_MARK, SIUAIBT_MARK, MFG3_OUT2_MARK, XWR2_MARK, LCDD7_MARK, DV_D7_MARK, SIUAISLD_MARK, MFG4_OUT2_MARK, XWR3_MARK, LCDD8_MARK, DV_D8_MARK, D16_MARK, ED16_MARK, LCDD9_MARK, DV_D9_MARK, D17_MARK, ED17_MARK, LCDD10_MARK, DV_D10_MARK, D18_MARK, ED18_MARK, LCDD11_MARK, DV_D11_MARK, D19_MARK, ED19_MARK, LCDD12_MARK, DV_D12_MARK, D20_MARK, ED20_MARK, LCDD13_MARK, DV_D13_MARK, D21_MARK, ED21_MARK, LCDD14_MARK, DV_D14_MARK, D22_MARK, ED22_MARK, LCDD15_MARK, DV_D15_MARK, D23_MARK, ED23_MARK, LCDD16_MARK, DV_HSYNC_MARK, D24_MARK, ED24_MARK, LCDD17_MARK, DV_VSYNC_MARK, D25_MARK, ED25_MARK, LCDD18_MARK, DREQ2_MARK, MSIOF0L_TSCK_MARK, D26_MARK, ED26_MARK, LCDD19_MARK, MSIOF0L_TSYNC_MARK, D27_MARK, ED27_MARK, LCDD20_MARK, TS_SPSYNC1_MARK, MSIOF0L_MCK0_MARK, D28_MARK, ED28_MARK, LCDD21_MARK, TS_SDAT1_MARK, MSIOF0L_MCK1_MARK, D29_MARK, ED29_MARK, LCDD22_MARK, TS_SDEN1_MARK, MSIOF0L_SS1_MARK, D30_MARK, ED30_MARK, LCDD23_MARK, TS_SCK1_MARK, MSIOF0L_SS2_MARK, D31_MARK, ED31_MARK, LCDDCK_MARK, LCDWR_MARK, DV_CKO_MARK, SIUAOSPD_MARK, LCDRD_MARK, DACK2_MARK, MSIOF0L_RSYNC_MARK, /* 49-5 */ LCDHSYN_MARK, LCDCS_MARK, LCDCS2_MARK, DACK3_MARK, LCDDISP_MARK, LCDRS_MARK, DREQ3_MARK, MSIOF0L_RSCK_MARK, LCDCSYN_MARK, LCDCSYN2_MARK, DV_CKI_MARK, LCDLCLK_MARK, DREQ1_MARK, MSIOF0L_RXD_MARK, LCDDON_MARK, LCDDON2_MARK, DACK1_MARK, MSIOF0L_TXD_MARK, VIO_DR0_MARK, VIO_DR1_MARK, VIO_DR2_MARK, VIO_DR3_MARK, VIO_DR4_MARK, VIO_DR5_MARK, VIO_DR6_MARK, VIO_DR7_MARK, VIO_VDR_MARK, VIO_HDR_MARK, VIO_CLKR_MARK, VIO_CKOR_MARK, SCIFA1_TXD_MARK, GPS_PGFA0_MARK, SCIFA1_SCK_MARK, GPS_PGFA1_MARK, SCIFA1_RTS_MARK, GPS_EPPSINMON_MARK, SCIFA1_RXD_MARK, SCIFA1_CTS_MARK, MSIOF1_TXD_MARK, SCIFA1_TXD2_MARK, GPS_TXD_MARK, MSIOF1_TSYNC_MARK, SCIFA1_CTS2_MARK, I2C_SDA2_MARK, MSIOF1_TSCK_MARK, SCIFA1_SCK2_MARK, MSIOF1_RXD_MARK, SCIFA1_RXD2_MARK, GPS_RXD_MARK, MSIOF1_RSCK_MARK, SCIFA1_RTS2_MARK, MSIOF1_RSYNC_MARK, I2C_SCL2_MARK, MSIOF1_MCK0_MARK, MSIOF1_MCK1_MARK, MSIOF1_SS1_MARK, EDBGREQ3_MARK, MSIOF1_SS2_MARK, PORT236_IROUT_MARK, IRDA_OUT_MARK, IRDA_IN_MARK, IRDA_FIRSEL_MARK, TPU1TO0_MARK, TS_SPSYNC3_MARK, TPU1TO1_MARK, TS_SDAT3_MARK, TPU1TO2_MARK, TS_SDEN3_MARK, PORT241_MSIOF2_SS1_MARK, TPU1TO3_MARK, PORT242_MSIOF2_TSCK_MARK, M13_BSW_MARK, PORT243_MSIOF2_TSYNC_MARK, M14_GSW_MARK, PORT244_MSIOF2_TXD_MARK, PORT245_IROUT_MARK, M15_RSW_MARK, SOUT3_MARK, SCIFA2_TXD1_MARK, SIN3_MARK, SCIFA2_RXD1_MARK, XRTS3_MARK, SCIFA2_RTS1_MARK, PORT248_MSIOF2_SS2_MARK, XCTS3_MARK, SCIFA2_CTS1_MARK, PORT249_MSIOF2_RXD_MARK, DINT_MARK, SCIFA2_SCK1_MARK, TS_SCK3_MARK, SDHICLK0_MARK, TCK2_MARK, SDHICD0_MARK, SDHID0_0_MARK, TMS2_MARK, SDHID0_1_MARK, TDO2_MARK, SDHID0_2_MARK, TDI2_MARK, SDHID0_3_MARK, RTCK2_MARK, /* 49-6 */ SDHICMD0_MARK, TRST2_MARK, SDHIWP0_MARK, EDBGREQ2_MARK, SDHICLK1_MARK, TCK3_MARK, SDHID1_0_MARK, M11_SLCD_SO2_MARK, TS_SPSYNC2_MARK, TMS3_MARK, SDHID1_1_MARK, M9_SLCD_AO2_MARK, TS_SDAT2_MARK, TDO3_MARK, SDHID1_2_MARK, M10_SLCD_CK2_MARK, TS_SDEN2_MARK, TDI3_MARK, SDHID1_3_MARK, M12_SLCD_CE2_MARK, TS_SCK2_MARK, RTCK3_MARK, SDHICMD1_MARK, TRST3_MARK, SDHICLK2_MARK, SCIFB_SCK_MARK, SDHID2_0_MARK, SCIFB_TXD_MARK, SDHID2_1_MARK, SCIFB_CTS_MARK, SDHID2_2_MARK, SCIFB_RXD_MARK, SDHID2_3_MARK, SCIFB_RTS_MARK, SDHICMD2_MARK, RESETOUTS_MARK, DIVLOCK_MARK, PINMUX_MARK_END, }; static pinmux_enum_t pinmux_data[] = { /* specify valid pin states for each pin in GPIO mode */ /* 49-1 (GPIO) */ PORT_DATA_I_PD(0), PORT_DATA_I_PU(1), PORT_DATA_I_PU(2), PORT_DATA_I_PU(3), PORT_DATA_I_PU(4), PORT_DATA_I_PU(5), PORT_DATA_I_PU(6), PORT_DATA_I_PU(7), PORT_DATA_I_PU(8), PORT_DATA_I_PU(9), PORT_DATA_I_PU(10), PORT_DATA_I_PU(11), PORT_DATA_I_PU(12), PORT_DATA_I_PU(13), PORT_DATA_IO_PU_PD(14), PORT_DATA_IO_PU_PD(15), PORT_DATA_O(16), PORT_DATA_O(17), PORT_DATA_O(18), PORT_DATA_O(19), PORT_DATA_O(20), PORT_DATA_O(21), PORT_DATA_O(22), PORT_DATA_O(23), PORT_DATA_O(24), PORT_DATA_O(25), PORT_DATA_O(26), PORT_DATA_I_PD(27), PORT_DATA_I_PD(28), PORT_DATA_O(29), PORT_DATA_O(30), PORT_DATA_O(31), PORT_DATA_O(32), PORT_DATA_IO_PU(33), PORT_DATA_O(34), PORT_DATA_I_PU(35), PORT_DATA_O(36), PORT_DATA_I_PU_PD(37), /* 49-2 (GPIO) */ PORT_DATA_IO_PU_PD(38), PORT_DATA_IO_PD(39), PORT_DATA_IO_PD(40), PORT_DATA_IO_PD(41), PORT_DATA_O(42), PORT_DATA_O(43), PORT_DATA_O(44), PORT_DATA_O(45), PORT_DATA_O(46), PORT_DATA_O(47), PORT_DATA_I_PU_PD(48), PORT_DATA_I_PU_PD(49), PORT_DATA_I_PU_PD(50), PORT_DATA_IO_PD(51), PORT_DATA_IO_PD(52), PORT_DATA_O(53), PORT_DATA_IO_PD(54), PORT_DATA_I_PU_PD(55), PORT_DATA_IO_PU_PD(56), PORT_DATA_I_PU_PD(57), PORT_DATA_IO_PU_PD(58), PORT_DATA_O(59), PORT_DATA_O(60), PORT_DATA_O(61), PORT_DATA_O(62), PORT_DATA_O(63), PORT_DATA_I_PU(64), PORT_DATA_O(65), PORT_DATA_O(66), PORT_DATA_O(67), PORT_DATA_O(68), PORT_DATA_IO_PD(69), PORT_DATA_IO_PD(70), PORT_DATA_I_PD(71), PORT_DATA_I_PD(72), PORT_DATA_I_PD(73), PORT_DATA_I_PD(74), PORT_DATA_IO_PU_PD(75), PORT_DATA_IO_PU_PD(76), PORT_DATA_IO_PD(77), PORT_DATA_IO_PD(78), PORT_DATA_O(79), PORT_DATA_IO_PD(80), PORT_DATA_IO_PD(81), PORT_DATA_IO_PD(82), PORT_DATA_IO_PU_PD(83), PORT_DATA_IO_PU_PD(84), PORT_DATA_IO_PU_PD(85), PORT_DATA_IO_PU_PD(86), PORT_DATA_I_PD(87), PORT_DATA_IO_PU_PD(88), PORT_DATA_I_PU_PD(89), PORT_DATA_I_PU_PD(90), /* 49-3 (GPIO) */ PORT_DATA_O(91), PORT_DATA_O(92), PORT_DATA_O(93), PORT_DATA_O(94), PORT_DATA_I_PU_PD(95), PORT_DATA_IO_PU_PD(96), PORT_DATA_IO_PU_PD(97), PORT_DATA_IO_PU_PD(98), PORT_DATA_IO_PU_PD(99), PORT_DATA_IO_PU_PD(100), PORT_DATA_IO(101), PORT_DATA_IO(102), PORT_DATA_IO(103), PORT_DATA_IO_PD(104), PORT_DATA_IO_PD(105), PORT_DATA_IO_PD(106), PORT_DATA_IO_PD(107), PORT_DATA_IO_PU_PD(108), PORT_DATA_IO_PU_PD(109), PORT_DATA_IO_PU_PD(110), PORT_DATA_IO_PU_PD(111), PORT_DATA_IO_PU_PD(112), PORT_DATA_IO_PU_PD(113), PORT_DATA_IO_PU_PD(114), PORT_DATA_IO_PU(115), PORT_DATA_IO_PU(116), PORT_DATA_IO_PU(117), PORT_DATA_IO_PU(118), PORT_DATA_IO_PU(119), PORT_DATA_IO_PU(120), PORT_DATA_IO_PU(121), PORT_DATA_IO_PU(122), PORT_DATA_IO_PU(123), PORT_DATA_IO_PU(124), PORT_DATA_IO_PU(125), PORT_DATA_IO_PU(126), PORT_DATA_IO_PU(127), PORT_DATA_IO_PU(128), PORT_DATA_IO_PU(129), PORT_DATA_IO_PU(130), PORT_DATA_O(131), PORT_DATA_O(132), PORT_DATA_O(133), PORT_DATA_IO_PU(134), PORT_DATA_O(135), PORT_DATA_O(136), PORT_DATA_I_PU_PD(137), PORT_DATA_IO(138), PORT_DATA_IO_PU_PD(139), PORT_DATA_IO(140), PORT_DATA_IO(141), PORT_DATA_I_PU(142), PORT_DATA_O(143), PORT_DATA_O(144), PORT_DATA_I_PU(145), /* 49-4 (GPIO) */ PORT_DATA_O(146), PORT_DATA_I_PU_PD(147), PORT_DATA_I_PD(148), PORT_DATA_I_PD(149), PORT_DATA_IO_PD(150), PORT_DATA_IO_PD(151), PORT_DATA_IO_PD(152), PORT_DATA_IO_PD(153), PORT_DATA_IO_PD(154), PORT_DATA_IO_PD(155), PORT_DATA_IO_PD(156), PORT_DATA_IO_PD(157), PORT_DATA_IO_PD(158), PORT_DATA_IO_PD(159), PORT_DATA_IO_PD(160), PORT_DATA_IO_PD(161), PORT_DATA_IO_PD(162), PORT_DATA_IO_PD(163), PORT_DATA_IO_PD(164), PORT_DATA_IO_PD(165), PORT_DATA_IO_PD(166), PORT_DATA_IO_PU_PD(167), PORT_DATA_O(168), PORT_DATA_I_PD(169), PORT_DATA_I_PD(170), PORT_DATA_O(171), PORT_DATA_IO_PD(172), PORT_DATA_IO_PD(173), PORT_DATA_O(174), PORT_DATA_IO_PD(175), PORT_DATA_IO_PD(176), PORT_DATA_IO_PD(177), PORT_DATA_IO_PD(178), PORT_DATA_IO_PD(179), PORT_DATA_IO_PD(180), PORT_DATA_IO_PD(181), PORT_DATA_IO_PD(182), PORT_DATA_IO_PD(183), PORT_DATA_IO_PD(184), PORT_DATA_IO_PD(185), PORT_DATA_IO_PD(186), PORT_DATA_IO_PD(187), PORT_DATA_IO_PD(188), PORT_DATA_IO_PD(189), PORT_DATA_IO_PD(190), PORT_DATA_IO_PD(191), PORT_DATA_IO_PD(192), PORT_DATA_IO_PD(193), PORT_DATA_IO_PD(194), PORT_DATA_IO_PD(195), PORT_DATA_IO_PD(196), PORT_DATA_IO_PD(197), PORT_DATA_IO_PD(198), PORT_DATA_O(199), PORT_DATA_IO_PD(200), /* 49-5 (GPIO) */ PORT_DATA_O(201), PORT_DATA_IO_PD(202), PORT_DATA_IO_PD(203), PORT_DATA_I(204), PORT_DATA_O(205), PORT_DATA_IO_PD(206), PORT_DATA_IO_PD(207), PORT_DATA_IO_PD(208), PORT_DATA_IO_PD(209), PORT_DATA_IO_PD(210), PORT_DATA_IO_PD(211), PORT_DATA_IO_PD(212), PORT_DATA_IO_PD(213), PORT_DATA_IO_PD(214), PORT_DATA_IO_PD(215), PORT_DATA_IO_PD(216), PORT_DATA_O(217), PORT_DATA_I_PU_PD(218), PORT_DATA_I_PU_PD(219), PORT_DATA_O(220), PORT_DATA_O(221), PORT_DATA_O(222), PORT_DATA_I_PD(223), PORT_DATA_I_PU_PD(224), PORT_DATA_O(225), PORT_DATA_IO_PD(226), PORT_DATA_IO_PU_PD(227), PORT_DATA_I_PD(228), PORT_DATA_IO_PD(229), PORT_DATA_IO_PD(230), PORT_DATA_I_PU_PD(231), PORT_DATA_I_PU_PD(232), PORT_DATA_IO_PU_PD(233), PORT_DATA_IO_PU_PD(234), PORT_DATA_I_PU_PD(235), PORT_DATA_O(236), PORT_DATA_I_PD(237), PORT_DATA_IO_PU_PD(238), PORT_DATA_IO_PU_PD(239), PORT_DATA_IO_PD(240), PORT_DATA_IO_PD(241), PORT_DATA_IO_PD(242), PORT_DATA_IO_PD(243), PORT_DATA_O(244), PORT_DATA_IO_PU_PD(245), PORT_DATA_O(246), PORT_DATA_I_PD(247), PORT_DATA_IO_PU_PD(248), PORT_DATA_I_PU_PD(249), PORT_DATA_IO_PD(250), PORT_DATA_IO_PD(251), PORT_DATA_IO_PU_PD(252), PORT_DATA_IO_PU_PD(253), PORT_DATA_IO_PU_PD(254), PORT_DATA_IO_PU_PD(255), PORT_DATA_IO_PU_PD(256), /* 49-6 (GPIO) */ PORT_DATA_IO_PU_PD(257), PORT_DATA_IO_PU_PD(258), PORT_DATA_IO_PD(259), PORT_DATA_IO_PU(260), PORT_DATA_IO_PU(261), PORT_DATA_IO_PU(262), PORT_DATA_IO_PU(263), PORT_DATA_IO_PU(264), PORT_DATA_O(265), PORT_DATA_IO_PU(266), PORT_DATA_IO_PU(267), PORT_DATA_IO_PU(268), PORT_DATA_IO_PU(269), PORT_DATA_IO_PU(270), PORT_DATA_O(271), PORT_DATA_I_PD(272), /* Special Pull-up / Pull-down Functions */ PINMUX_DATA(PORT48_KEYIN0_PU_MARK, MSELBCR_MSEL2_1, PORT48_FN2, PORT48_IN_PU), PINMUX_DATA(PORT49_KEYIN1_PU_MARK, MSELBCR_MSEL2_1, PORT49_FN2, PORT49_IN_PU), PINMUX_DATA(PORT50_KEYIN2_PU_MARK, MSELBCR_MSEL2_1, PORT50_FN2, PORT50_IN_PU), PINMUX_DATA(PORT55_KEYIN3_PU_MARK, MSELBCR_MSEL2_1, PORT55_FN2, PORT55_IN_PU), PINMUX_DATA(PORT56_KEYIN4_PU_MARK, MSELBCR_MSEL2_1, PORT56_FN2, PORT56_IN_PU), PINMUX_DATA(PORT57_KEYIN5_PU_MARK, MSELBCR_MSEL2_1, PORT57_FN2, PORT57_IN_PU), PINMUX_DATA(PORT58_KEYIN6_PU_MARK, MSELBCR_MSEL2_1, PORT58_FN2, PORT58_IN_PU), /* 49-1 (FN) */ PINMUX_DATA(VBUS0_MARK, PORT0_FN1), PINMUX_DATA(CPORT0_MARK, PORT1_FN1), PINMUX_DATA(CPORT1_MARK, PORT2_FN1), PINMUX_DATA(CPORT2_MARK, PORT3_FN1), PINMUX_DATA(CPORT3_MARK, PORT4_FN1), PINMUX_DATA(CPORT4_MARK, PORT5_FN1), PINMUX_DATA(CPORT5_MARK, PORT6_FN1), PINMUX_DATA(CPORT6_MARK, PORT7_FN1), PINMUX_DATA(CPORT7_MARK, PORT8_FN1), PINMUX_DATA(CPORT8_MARK, PORT9_FN1), PINMUX_DATA(CPORT9_MARK, PORT10_FN1), PINMUX_DATA(CPORT10_MARK, PORT11_FN1), PINMUX_DATA(CPORT11_MARK, PORT12_FN1), PINMUX_DATA(SIN2_MARK, PORT12_FN2), PINMUX_DATA(CPORT12_MARK, PORT13_FN1), PINMUX_DATA(XCTS2_MARK, PORT13_FN2), PINMUX_DATA(CPORT13_MARK, PORT14_FN1), PINMUX_DATA(RFSPO4_MARK, PORT14_FN2), PINMUX_DATA(CPORT14_MARK, PORT15_FN1), PINMUX_DATA(RFSPO5_MARK, PORT15_FN2), PINMUX_DATA(CPORT15_MARK, PORT16_FN1), PINMUX_DATA(CPORT16_MARK, PORT17_FN1), PINMUX_DATA(CPORT17_MARK, PORT18_FN1), PINMUX_DATA(SOUT2_MARK, PORT18_FN2), PINMUX_DATA(CPORT18_MARK, PORT19_FN1), PINMUX_DATA(XRTS2_MARK, PORT19_FN1), PINMUX_DATA(CPORT19_MARK, PORT20_FN1), PINMUX_DATA(CPORT20_MARK, PORT21_FN1), PINMUX_DATA(RFSPO6_MARK, PORT21_FN2), PINMUX_DATA(CPORT21_MARK, PORT22_FN1), PINMUX_DATA(STATUS0_MARK, PORT22_FN2), PINMUX_DATA(CPORT22_MARK, PORT23_FN1), PINMUX_DATA(STATUS1_MARK, PORT23_FN2), PINMUX_DATA(CPORT23_MARK, PORT24_FN1), PINMUX_DATA(STATUS2_MARK, PORT24_FN2), PINMUX_DATA(RFSPO7_MARK, PORT24_FN3), PINMUX_DATA(MPORT0_MARK, PORT25_FN1), PINMUX_DATA(MPORT1_MARK, PORT26_FN1), PINMUX_DATA(B_SYNLD1_MARK, PORT27_FN1), PINMUX_DATA(B_SYNLD2_MARK, PORT28_FN1), PINMUX_DATA(XMAINPS_MARK, PORT29_FN1), PINMUX_DATA(XDIVPS_MARK, PORT30_FN1), PINMUX_DATA(XIDRST_MARK, PORT31_FN1), PINMUX_DATA(IDCLK_MARK, PORT32_FN1), PINMUX_DATA(IDIO_MARK, PORT33_FN1), PINMUX_DATA(SOUT1_MARK, PORT34_FN1), PINMUX_DATA(SCIFA4_TXD_MARK, PORT34_FN2), PINMUX_DATA(M02_BERDAT_MARK, PORT34_FN3), PINMUX_DATA(SIN1_MARK, PORT35_FN1), PINMUX_DATA(SCIFA4_RXD_MARK, PORT35_FN2), PINMUX_DATA(XWUP_MARK, PORT35_FN3), PINMUX_DATA(XRTS1_MARK, PORT36_FN1), PINMUX_DATA(SCIFA4_RTS_MARK, PORT36_FN2), PINMUX_DATA(M03_BERCLK_MARK, PORT36_FN3), PINMUX_DATA(XCTS1_MARK, PORT37_FN1), PINMUX_DATA(SCIFA4_CTS_MARK, PORT37_FN2), /* 49-2 (FN) */ PINMUX_DATA(HSU_IQ_AGC6_MARK, PORT38_FN1), PINMUX_DATA(MFG2_IN2_MARK, PORT38_FN2), PINMUX_DATA(MSIOF2_MCK0_MARK, PORT38_FN3), PINMUX_DATA(HSU_IQ_AGC5_MARK, PORT39_FN1), PINMUX_DATA(MFG2_IN1_MARK, PORT39_FN2), PINMUX_DATA(MSIOF2_MCK1_MARK, PORT39_FN3), PINMUX_DATA(HSU_IQ_AGC4_MARK, PORT40_FN1), PINMUX_DATA(MSIOF2_RSYNC_MARK, PORT40_FN3), PINMUX_DATA(HSU_IQ_AGC3_MARK, PORT41_FN1), PINMUX_DATA(MFG2_OUT1_MARK, PORT41_FN2), PINMUX_DATA(MSIOF2_RSCK_MARK, PORT41_FN3), PINMUX_DATA(HSU_IQ_AGC2_MARK, PORT42_FN1), PINMUX_DATA(PORT42_KEYOUT0_MARK, MSELBCR_MSEL2_1, PORT42_FN2), PINMUX_DATA(HSU_IQ_AGC1_MARK, PORT43_FN1), PINMUX_DATA(PORT43_KEYOUT1_MARK, MSELBCR_MSEL2_1, PORT43_FN2), PINMUX_DATA(HSU_IQ_AGC0_MARK, PORT44_FN1), PINMUX_DATA(PORT44_KEYOUT2_MARK, MSELBCR_MSEL2_1, PORT44_FN2), PINMUX_DATA(HSU_IQ_AGC_ST_MARK, PORT45_FN1), PINMUX_DATA(PORT45_KEYOUT3_MARK, MSELBCR_MSEL2_1, PORT45_FN2), PINMUX_DATA(HSU_IQ_PDO_MARK, PORT46_FN1), PINMUX_DATA(PORT46_KEYOUT4_MARK, MSELBCR_MSEL2_1, PORT46_FN2), PINMUX_DATA(HSU_IQ_PYO_MARK, PORT47_FN1), PINMUX_DATA(PORT47_KEYOUT5_MARK, MSELBCR_MSEL2_1, PORT47_FN2), PINMUX_DATA(HSU_EN_TXMUX_G3MO_MARK, PORT48_FN1), PINMUX_DATA(PORT48_KEYIN0_MARK, MSELBCR_MSEL2_1, PORT48_FN2), PINMUX_DATA(HSU_I_TXMUX_G3MO_MARK, PORT49_FN1), PINMUX_DATA(PORT49_KEYIN1_MARK, MSELBCR_MSEL2_1, PORT49_FN2), PINMUX_DATA(HSU_Q_TXMUX_G3MO_MARK, PORT50_FN1), PINMUX_DATA(PORT50_KEYIN2_MARK, MSELBCR_MSEL2_1, PORT50_FN2), PINMUX_DATA(HSU_SYO_MARK, PORT51_FN1), PINMUX_DATA(PORT51_MSIOF2_TSYNC_MARK, PORT51_FN2), PINMUX_DATA(HSU_SDO_MARK, PORT52_FN1), PINMUX_DATA(PORT52_MSIOF2_TSCK_MARK, PORT52_FN2), PINMUX_DATA(HSU_TGTTI_G3MO_MARK, PORT53_FN1), PINMUX_DATA(PORT53_MSIOF2_TXD_MARK, PORT53_FN2), PINMUX_DATA(B_TIME_STAMP_MARK, PORT54_FN1), PINMUX_DATA(PORT54_MSIOF2_RXD_MARK, PORT54_FN2), PINMUX_DATA(HSU_SDI_MARK, PORT55_FN1), PINMUX_DATA(PORT55_KEYIN3_MARK, MSELBCR_MSEL2_1, PORT55_FN2), PINMUX_DATA(HSU_SCO_MARK, PORT56_FN1), PINMUX_DATA(PORT56_KEYIN4_MARK, MSELBCR_MSEL2_1, PORT56_FN2), PINMUX_DATA(HSU_DREQ_MARK, PORT57_FN1), PINMUX_DATA(PORT57_KEYIN5_MARK, MSELBCR_MSEL2_1, PORT57_FN2), PINMUX_DATA(HSU_DACK_MARK, PORT58_FN1), PINMUX_DATA(PORT58_KEYIN6_MARK, MSELBCR_MSEL2_1, PORT58_FN2), PINMUX_DATA(HSU_CLK61M_MARK, PORT59_FN1), PINMUX_DATA(PORT59_MSIOF2_SS1_MARK, PORT59_FN2), PINMUX_DATA(HSU_XRST_MARK, PORT60_FN1), PINMUX_DATA(PORT60_MSIOF2_SS2_MARK, PORT60_FN2), PINMUX_DATA(PCMCLKO_MARK, PORT61_FN1), PINMUX_DATA(SYNC8KO_MARK, PORT62_FN1), PINMUX_DATA(DNPCM_A_MARK, PORT63_FN1), PINMUX_DATA(UPPCM_A_MARK, PORT64_FN1), PINMUX_DATA(XTALB1L_MARK, PORT65_FN1), PINMUX_DATA(GPS_AGC1_MARK, PORT66_FN1), PINMUX_DATA(SCIFA0_RTS_MARK, PORT66_FN2), PINMUX_DATA(GPS_AGC2_MARK, PORT67_FN1), PINMUX_DATA(SCIFA0_SCK_MARK, PORT67_FN2), PINMUX_DATA(GPS_AGC3_MARK, PORT68_FN1), PINMUX_DATA(SCIFA0_TXD_MARK, PORT68_FN2), PINMUX_DATA(GPS_AGC4_MARK, PORT69_FN1), PINMUX_DATA(SCIFA0_RXD_MARK, PORT69_FN2), PINMUX_DATA(GPS_PWRD_MARK, PORT70_FN1), PINMUX_DATA(SCIFA0_CTS_MARK, PORT70_FN2), PINMUX_DATA(GPS_IM_MARK, PORT71_FN1), PINMUX_DATA(GPS_IS_MARK, PORT72_FN1), PINMUX_DATA(GPS_QM_MARK, PORT73_FN1), PINMUX_DATA(GPS_QS_MARK, PORT74_FN1), PINMUX_DATA(SIUBOMC_MARK, PORT75_FN1), PINMUX_DATA(TPU2TO0_MARK, PORT75_FN3), PINMUX_DATA(SIUCKB_MARK, PORT76_FN1), PINMUX_DATA(TPU2TO1_MARK, PORT76_FN3), PINMUX_DATA(SIUBOLR_MARK, PORT77_FN1), PINMUX_DATA(BBIF2_TSYNC_MARK, PORT77_FN2), PINMUX_DATA(TPU2TO2_MARK, PORT77_FN3), PINMUX_DATA(SIUBOBT_MARK, PORT78_FN1), PINMUX_DATA(BBIF2_TSCK_MARK, PORT78_FN2), PINMUX_DATA(TPU2TO3_MARK, PORT78_FN3), PINMUX_DATA(SIUBOSLD_MARK, PORT79_FN1), PINMUX_DATA(BBIF2_TXD_MARK, PORT79_FN2), PINMUX_DATA(TPU3TO0_MARK, PORT79_FN3), PINMUX_DATA(SIUBILR_MARK, PORT80_FN1), PINMUX_DATA(TPU3TO1_MARK, PORT80_FN3), PINMUX_DATA(SIUBIBT_MARK, PORT81_FN1), PINMUX_DATA(TPU3TO2_MARK, PORT81_FN3), PINMUX_DATA(SIUBISLD_MARK, PORT82_FN1), PINMUX_DATA(TPU3TO3_MARK, PORT82_FN3), PINMUX_DATA(NMI_MARK, PORT83_FN1), PINMUX_DATA(TPU4TO0_MARK, PORT83_FN3), PINMUX_DATA(DNPCM_M_MARK, PORT84_FN1), PINMUX_DATA(TPU4TO1_MARK, PORT84_FN3), PINMUX_DATA(TPU4TO2_MARK, PORT85_FN3), PINMUX_DATA(TPU4TO3_MARK, PORT86_FN3), PINMUX_DATA(IRQ_TMPB_MARK, PORT87_FN1), PINMUX_DATA(PWEN_MARK, PORT88_FN1), PINMUX_DATA(MFG1_OUT1_MARK, PORT88_FN2), PINMUX_DATA(OVCN_MARK, PORT89_FN1), PINMUX_DATA(MFG1_IN1_MARK, PORT89_FN2), PINMUX_DATA(OVCN2_MARK, PORT90_FN1), PINMUX_DATA(MFG1_IN2_MARK, PORT90_FN2), /* 49-3 (FN) */ PINMUX_DATA(RFSPO1_MARK, PORT91_FN1), PINMUX_DATA(RFSPO2_MARK, PORT92_FN1), PINMUX_DATA(RFSPO3_MARK, PORT93_FN1), PINMUX_DATA(PORT93_VIO_CKO2_MARK, PORT93_FN2), PINMUX_DATA(USBTERM_MARK, PORT94_FN1), PINMUX_DATA(EXTLP_MARK, PORT94_FN2), PINMUX_DATA(IDIN_MARK, PORT95_FN1), PINMUX_DATA(SCIFA5_CTS_MARK, PORT96_FN1), PINMUX_DATA(MFG0_IN1_MARK, PORT96_FN2), PINMUX_DATA(SCIFA5_RTS_MARK, PORT97_FN1), PINMUX_DATA(MFG0_IN2_MARK, PORT97_FN2), PINMUX_DATA(SCIFA5_RXD_MARK, PORT98_FN1), PINMUX_DATA(SCIFA5_TXD_MARK, PORT99_FN1), PINMUX_DATA(SCIFA5_SCK_MARK, PORT100_FN1), PINMUX_DATA(MFG0_OUT1_MARK, PORT100_FN2), PINMUX_DATA(A0_EA0_MARK, PORT101_FN1), PINMUX_DATA(BS_MARK, PORT101_FN2), PINMUX_DATA(A14_EA14_MARK, PORT102_FN1), PINMUX_DATA(PORT102_KEYOUT0_MARK, MSELBCR_MSEL2_0, PORT102_FN2), PINMUX_DATA(A15_EA15_MARK, PORT103_FN1), PINMUX_DATA(PORT103_KEYOUT1_MARK, MSELBCR_MSEL2_0, PORT103_FN2), PINMUX_DATA(DV_CLKOL_MARK, PORT103_FN3), PINMUX_DATA(A16_EA16_MARK, PORT104_FN1), PINMUX_DATA(PORT104_KEYOUT2_MARK, MSELBCR_MSEL2_0, PORT104_FN2), PINMUX_DATA(DV_VSYNCL_MARK, PORT104_FN3), PINMUX_DATA(MSIOF0_SS1_MARK, PORT104_FN4), PINMUX_DATA(A17_EA17_MARK, PORT105_FN1), PINMUX_DATA(PORT105_KEYOUT3_MARK, MSELBCR_MSEL2_0, PORT105_FN2), PINMUX_DATA(DV_HSYNCL_MARK, PORT105_FN3), PINMUX_DATA(MSIOF0_TSYNC_MARK, PORT105_FN4), PINMUX_DATA(A18_EA18_MARK, PORT106_FN1), PINMUX_DATA(PORT106_KEYOUT4_MARK, MSELBCR_MSEL2_0, PORT106_FN2), PINMUX_DATA(DV_DL0_MARK, PORT106_FN3), PINMUX_DATA(MSIOF0_TSCK_MARK, PORT106_FN4), PINMUX_DATA(A19_EA19_MARK, PORT107_FN1), PINMUX_DATA(PORT107_KEYOUT5_MARK, MSELBCR_MSEL2_0, PORT107_FN2), PINMUX_DATA(DV_DL1_MARK, PORT107_FN3), PINMUX_DATA(MSIOF0_TXD_MARK, PORT107_FN4), PINMUX_DATA(A20_EA20_MARK, PORT108_FN1), PINMUX_DATA(PORT108_KEYIN0_MARK, MSELBCR_MSEL2_0, PORT108_FN2), PINMUX_DATA(DV_DL2_MARK, PORT108_FN3), PINMUX_DATA(MSIOF0_RSCK_MARK, PORT108_FN4), PINMUX_DATA(A21_EA21_MARK, PORT109_FN1), PINMUX_DATA(PORT109_KEYIN1_MARK, MSELBCR_MSEL2_0, PORT109_FN2), PINMUX_DATA(DV_DL3_MARK, PORT109_FN3), PINMUX_DATA(MSIOF0_RSYNC_MARK, PORT109_FN4), PINMUX_DATA(A22_EA22_MARK, PORT110_FN1), PINMUX_DATA(PORT110_KEYIN2_MARK, MSELBCR_MSEL2_0, PORT110_FN2), PINMUX_DATA(DV_DL4_MARK, PORT110_FN3), PINMUX_DATA(MSIOF0_MCK0_MARK, PORT110_FN4), PINMUX_DATA(A23_EA23_MARK, PORT111_FN1), PINMUX_DATA(PORT111_KEYIN3_MARK, MSELBCR_MSEL2_0, PORT111_FN2), PINMUX_DATA(DV_DL5_MARK, PORT111_FN3), PINMUX_DATA(MSIOF0_MCK1_MARK, PORT111_FN4), PINMUX_DATA(A24_EA24_MARK, PORT112_FN1), PINMUX_DATA(PORT112_KEYIN4_MARK, MSELBCR_MSEL2_0, PORT112_FN2), PINMUX_DATA(DV_DL6_MARK, PORT112_FN3), PINMUX_DATA(MSIOF0_RXD_MARK, PORT112_FN4), PINMUX_DATA(A25_EA25_MARK, PORT113_FN1), PINMUX_DATA(PORT113_KEYIN5_MARK, MSELBCR_MSEL2_0, PORT113_FN2), PINMUX_DATA(DV_DL7_MARK, PORT113_FN3), PINMUX_DATA(MSIOF0_SS2_MARK, PORT113_FN4), PINMUX_DATA(A26_MARK, PORT114_FN1), PINMUX_DATA(PORT113_KEYIN6_MARK, MSELBCR_MSEL2_0, PORT114_FN2), PINMUX_DATA(DV_CLKIL_MARK, PORT114_FN3), PINMUX_DATA(D0_ED0_NAF0_MARK, PORT115_FN1), PINMUX_DATA(D1_ED1_NAF1_MARK, PORT116_FN1), PINMUX_DATA(D2_ED2_NAF2_MARK, PORT117_FN1), PINMUX_DATA(D3_ED3_NAF3_MARK, PORT118_FN1), PINMUX_DATA(D4_ED4_NAF4_MARK, PORT119_FN1), PINMUX_DATA(D5_ED5_NAF5_MARK, PORT120_FN1), PINMUX_DATA(D6_ED6_NAF6_MARK, PORT121_FN1), PINMUX_DATA(D7_ED7_NAF7_MARK, PORT122_FN1), PINMUX_DATA(D8_ED8_NAF8_MARK, PORT123_FN1), PINMUX_DATA(D9_ED9_NAF9_MARK, PORT124_FN1), PINMUX_DATA(D10_ED10_NAF10_MARK, PORT125_FN1), PINMUX_DATA(D11_ED11_NAF11_MARK, PORT126_FN1), PINMUX_DATA(D12_ED12_NAF12_MARK, PORT127_FN1), PINMUX_DATA(D13_ED13_NAF13_MARK, PORT128_FN1), PINMUX_DATA(D14_ED14_NAF14_MARK, PORT129_FN1), PINMUX_DATA(D15_ED15_NAF15_MARK, PORT130_FN1), PINMUX_DATA(CS4_MARK, PORT131_FN1), PINMUX_DATA(CS5A_MARK, PORT132_FN1), PINMUX_DATA(CS5B_MARK, PORT133_FN1), PINMUX_DATA(FCE1_MARK, PORT133_FN2), PINMUX_DATA(CS6B_MARK, PORT134_FN1), PINMUX_DATA(XCS2_MARK, PORT134_FN2), PINMUX_DATA(FCE0_MARK, PORT135_FN1), PINMUX_DATA(CS6A_MARK, PORT136_FN1), PINMUX_DATA(DACK0_MARK, PORT136_FN2), PINMUX_DATA(WAIT_MARK, PORT137_FN1), PINMUX_DATA(DREQ0_MARK, PORT137_FN2), PINMUX_DATA(RD_XRD_MARK, PORT138_FN1), PINMUX_DATA(A27_MARK, PORT139_FN1), PINMUX_DATA(RDWR_XWE_MARK, PORT139_FN2), PINMUX_DATA(WE0_XWR0_FWE_MARK, PORT140_FN1), PINMUX_DATA(WE1_XWR1_MARK, PORT141_FN1), PINMUX_DATA(FRB_MARK, PORT142_FN1), PINMUX_DATA(CKO_MARK, PORT143_FN1), PINMUX_DATA(NBRSTOUT_MARK, PORT144_FN1), PINMUX_DATA(NBRST_MARK, PORT145_FN1), /* 49-4 (FN) */ PINMUX_DATA(RFSPO0_MARK, PORT146_FN1), PINMUX_DATA(PORT146_VIO_CKO2_MARK, PORT146_FN2), PINMUX_DATA(TSTMD_MARK, PORT147_FN1), PINMUX_DATA(VIO_VD_MARK, PORT148_FN1), PINMUX_DATA(VIO_HD_MARK, PORT149_FN1), PINMUX_DATA(VIO_D0_MARK, PORT150_FN1), PINMUX_DATA(VIO_D1_MARK, PORT151_FN1), PINMUX_DATA(VIO_D2_MARK, PORT152_FN1), PINMUX_DATA(VIO_D3_MARK, PORT153_FN1), PINMUX_DATA(VIO_D4_MARK, PORT154_FN1), PINMUX_DATA(VIO_D5_MARK, PORT155_FN1), PINMUX_DATA(VIO_D6_MARK, PORT156_FN1), PINMUX_DATA(VIO_D7_MARK, PORT157_FN1), PINMUX_DATA(VIO_D8_MARK, PORT158_FN1), PINMUX_DATA(VIO_D9_MARK, PORT159_FN1), PINMUX_DATA(VIO_D10_MARK, PORT160_FN1), PINMUX_DATA(VIO_D11_MARK, PORT161_FN1), PINMUX_DATA(VIO_D12_MARK, PORT162_FN1), PINMUX_DATA(VIO_D13_MARK, PORT163_FN1), PINMUX_DATA(VIO_D14_MARK, PORT164_FN1), PINMUX_DATA(VIO_D15_MARK, PORT165_FN1), PINMUX_DATA(VIO_CLK_MARK, PORT166_FN1), PINMUX_DATA(VIO_FIELD_MARK, PORT167_FN1), PINMUX_DATA(VIO_CKO_MARK, PORT168_FN1), PINMUX_DATA(MFG3_IN1_MARK, PORT169_FN2), PINMUX_DATA(MFG3_IN2_MARK, PORT170_FN2), PINMUX_DATA(M9_SLCD_A01_MARK, PORT171_FN1), PINMUX_DATA(MFG3_OUT1_MARK, PORT171_FN2), PINMUX_DATA(TPU0TO0_MARK, PORT171_FN3), PINMUX_DATA(M10_SLCD_CK1_MARK, PORT172_FN1), PINMUX_DATA(MFG4_IN1_MARK, PORT172_FN2), PINMUX_DATA(TPU0TO1_MARK, PORT172_FN3), PINMUX_DATA(M11_SLCD_SO1_MARK, PORT173_FN1), PINMUX_DATA(MFG4_IN2_MARK, PORT173_FN2), PINMUX_DATA(TPU0TO2_MARK, PORT173_FN3), PINMUX_DATA(M12_SLCD_CE1_MARK, PORT174_FN1), PINMUX_DATA(MFG4_OUT1_MARK, PORT174_FN2), PINMUX_DATA(TPU0TO3_MARK, PORT174_FN3), PINMUX_DATA(LCDD0_MARK, PORT175_FN1), PINMUX_DATA(PORT175_KEYOUT0_MARK, PORT175_FN2), PINMUX_DATA(DV_D0_MARK, PORT175_FN3), PINMUX_DATA(SIUCKA_MARK, PORT175_FN4), PINMUX_DATA(MFG0_OUT2_MARK, PORT175_FN5), PINMUX_DATA(LCDD1_MARK, PORT176_FN1), PINMUX_DATA(PORT176_KEYOUT1_MARK, PORT176_FN2), PINMUX_DATA(DV_D1_MARK, PORT176_FN3), PINMUX_DATA(SIUAOLR_MARK, PORT176_FN4), PINMUX_DATA(BBIF2_TSYNC1_MARK, PORT176_FN5), PINMUX_DATA(LCDD2_MARK, PORT177_FN1), PINMUX_DATA(PORT177_KEYOUT2_MARK, PORT177_FN2), PINMUX_DATA(DV_D2_MARK, PORT177_FN3), PINMUX_DATA(SIUAOBT_MARK, PORT177_FN4), PINMUX_DATA(BBIF2_TSCK1_MARK, PORT177_FN5), PINMUX_DATA(LCDD3_MARK, PORT178_FN1), PINMUX_DATA(PORT178_KEYOUT3_MARK, PORT178_FN2), PINMUX_DATA(DV_D3_MARK, PORT178_FN3), PINMUX_DATA(SIUAOSLD_MARK, PORT178_FN4), PINMUX_DATA(BBIF2_TXD1_MARK, PORT178_FN5), PINMUX_DATA(LCDD4_MARK, PORT179_FN1), PINMUX_DATA(PORT179_KEYOUT4_MARK, PORT179_FN2), PINMUX_DATA(DV_D4_MARK, PORT179_FN3), PINMUX_DATA(SIUAISPD_MARK, PORT179_FN4), PINMUX_DATA(MFG1_OUT2_MARK, PORT179_FN5), PINMUX_DATA(LCDD5_MARK, PORT180_FN1), PINMUX_DATA(PORT180_KEYOUT5_MARK, PORT180_FN2), PINMUX_DATA(DV_D5_MARK, PORT180_FN3), PINMUX_DATA(SIUAILR_MARK, PORT180_FN4), PINMUX_DATA(MFG2_OUT2_MARK, PORT180_FN5), PINMUX_DATA(LCDD6_MARK, PORT181_FN1), PINMUX_DATA(DV_D6_MARK, PORT181_FN3), PINMUX_DATA(SIUAIBT_MARK, PORT181_FN4), PINMUX_DATA(MFG3_OUT2_MARK, PORT181_FN5), PINMUX_DATA(XWR2_MARK, PORT181_FN7), PINMUX_DATA(LCDD7_MARK, PORT182_FN1), PINMUX_DATA(DV_D7_MARK, PORT182_FN3), PINMUX_DATA(SIUAISLD_MARK, PORT182_FN4), PINMUX_DATA(MFG4_OUT2_MARK, PORT182_FN5), PINMUX_DATA(XWR3_MARK, PORT182_FN7), PINMUX_DATA(LCDD8_MARK, PORT183_FN1), PINMUX_DATA(DV_D8_MARK, PORT183_FN3), PINMUX_DATA(D16_MARK, PORT183_FN6), PINMUX_DATA(ED16_MARK, PORT183_FN7), PINMUX_DATA(LCDD9_MARK, PORT184_FN1), PINMUX_DATA(DV_D9_MARK, PORT184_FN3), PINMUX_DATA(D17_MARK, PORT184_FN6), PINMUX_DATA(ED17_MARK, PORT184_FN7), PINMUX_DATA(LCDD10_MARK, PORT185_FN1), PINMUX_DATA(DV_D10_MARK, PORT185_FN3), PINMUX_DATA(D18_MARK, PORT185_FN6), PINMUX_DATA(ED18_MARK, PORT185_FN7), PINMUX_DATA(LCDD11_MARK, PORT186_FN1), PINMUX_DATA(DV_D11_MARK, PORT186_FN3), PINMUX_DATA(D19_MARK, PORT186_FN6), PINMUX_DATA(ED19_MARK, PORT186_FN7), PINMUX_DATA(LCDD12_MARK, PORT187_FN1), PINMUX_DATA(DV_D12_MARK, PORT187_FN3), PINMUX_DATA(D20_MARK, PORT187_FN6), PINMUX_DATA(ED20_MARK, PORT187_FN7), PINMUX_DATA(LCDD13_MARK, PORT188_FN1), PINMUX_DATA(DV_D13_MARK, PORT188_FN3), PINMUX_DATA(D21_MARK, PORT188_FN6), PINMUX_DATA(ED21_MARK, PORT188_FN7), PINMUX_DATA(LCDD14_MARK, PORT189_FN1), PINMUX_DATA(DV_D14_MARK, PORT189_FN3), PINMUX_DATA(D22_MARK, PORT189_FN6), PINMUX_DATA(ED22_MARK, PORT189_FN7), PINMUX_DATA(LCDD15_MARK, PORT190_FN1), PINMUX_DATA(DV_D15_MARK, PORT190_FN3), PINMUX_DATA(D23_MARK, PORT190_FN6), PINMUX_DATA(ED23_MARK, PORT190_FN7), PINMUX_DATA(LCDD16_MARK, PORT191_FN1), PINMUX_DATA(DV_HSYNC_MARK, PORT191_FN3), PINMUX_DATA(D24_MARK, PORT191_FN6), PINMUX_DATA(ED24_MARK, PORT191_FN7), PINMUX_DATA(LCDD17_MARK, PORT192_FN1), PINMUX_DATA(DV_VSYNC_MARK, PORT192_FN3), PINMUX_DATA(D25_MARK, PORT192_FN6), PINMUX_DATA(ED25_MARK, PORT192_FN7), PINMUX_DATA(LCDD18_MARK, PORT193_FN1), PINMUX_DATA(DREQ2_MARK, PORT193_FN2), PINMUX_DATA(MSIOF0L_TSCK_MARK, PORT193_FN5), PINMUX_DATA(D26_MARK, PORT193_FN6), PINMUX_DATA(ED26_MARK, PORT193_FN7), PINMUX_DATA(LCDD19_MARK, PORT194_FN1), PINMUX_DATA(MSIOF0L_TSYNC_MARK, PORT194_FN5), PINMUX_DATA(D27_MARK, PORT194_FN6), PINMUX_DATA(ED27_MARK, PORT194_FN7), PINMUX_DATA(LCDD20_MARK, PORT195_FN1), PINMUX_DATA(TS_SPSYNC1_MARK, PORT195_FN2), PINMUX_DATA(MSIOF0L_MCK0_MARK, PORT195_FN5), PINMUX_DATA(D28_MARK, PORT195_FN6), PINMUX_DATA(ED28_MARK, PORT195_FN7), PINMUX_DATA(LCDD21_MARK, PORT196_FN1), PINMUX_DATA(TS_SDAT1_MARK, PORT196_FN2), PINMUX_DATA(MSIOF0L_MCK1_MARK, PORT196_FN5), PINMUX_DATA(D29_MARK, PORT196_FN6), PINMUX_DATA(ED29_MARK, PORT196_FN7), PINMUX_DATA(LCDD22_MARK, PORT197_FN1), PINMUX_DATA(TS_SDEN1_MARK, PORT197_FN2), PINMUX_DATA(MSIOF0L_SS1_MARK, PORT197_FN5), PINMUX_DATA(D30_MARK, PORT197_FN6), PINMUX_DATA(ED30_MARK, PORT197_FN7), PINMUX_DATA(LCDD23_MARK, PORT198_FN1), PINMUX_DATA(TS_SCK1_MARK, PORT198_FN2), PINMUX_DATA(MSIOF0L_SS2_MARK, PORT198_FN5), PINMUX_DATA(D31_MARK, PORT198_FN6), PINMUX_DATA(ED31_MARK, PORT198_FN7), PINMUX_DATA(LCDDCK_MARK, PORT199_FN1), PINMUX_DATA(LCDWR_MARK, PORT199_FN2), PINMUX_DATA(DV_CKO_MARK, PORT199_FN3), PINMUX_DATA(SIUAOSPD_MARK, PORT199_FN4), PINMUX_DATA(LCDRD_MARK, PORT200_FN1), PINMUX_DATA(DACK2_MARK, PORT200_FN2), PINMUX_DATA(MSIOF0L_RSYNC_MARK, PORT200_FN5), /* 49-5 (FN) */ PINMUX_DATA(LCDHSYN_MARK, PORT201_FN1), PINMUX_DATA(LCDCS_MARK, PORT201_FN2), PINMUX_DATA(LCDCS2_MARK, PORT201_FN3), PINMUX_DATA(DACK3_MARK, PORT201_FN4), PINMUX_DATA(LCDDISP_MARK, PORT202_FN1), PINMUX_DATA(LCDRS_MARK, PORT202_FN2), PINMUX_DATA(DREQ3_MARK, PORT202_FN4), PINMUX_DATA(MSIOF0L_RSCK_MARK, PORT202_FN5), PINMUX_DATA(LCDCSYN_MARK, PORT203_FN1), PINMUX_DATA(LCDCSYN2_MARK, PORT203_FN2), PINMUX_DATA(DV_CKI_MARK, PORT203_FN3), PINMUX_DATA(LCDLCLK_MARK, PORT204_FN1), PINMUX_DATA(DREQ1_MARK, PORT204_FN3), PINMUX_DATA(MSIOF0L_RXD_MARK, PORT204_FN5), PINMUX_DATA(LCDDON_MARK, PORT205_FN1), PINMUX_DATA(LCDDON2_MARK, PORT205_FN2), PINMUX_DATA(DACK1_MARK, PORT205_FN3), PINMUX_DATA(MSIOF0L_TXD_MARK, PORT205_FN5), PINMUX_DATA(VIO_DR0_MARK, PORT206_FN1), PINMUX_DATA(VIO_DR1_MARK, PORT207_FN1), PINMUX_DATA(VIO_DR2_MARK, PORT208_FN1), PINMUX_DATA(VIO_DR3_MARK, PORT209_FN1), PINMUX_DATA(VIO_DR4_MARK, PORT210_FN1), PINMUX_DATA(VIO_DR5_MARK, PORT211_FN1), PINMUX_DATA(VIO_DR6_MARK, PORT212_FN1), PINMUX_DATA(VIO_DR7_MARK, PORT213_FN1), PINMUX_DATA(VIO_VDR_MARK, PORT214_FN1), PINMUX_DATA(VIO_HDR_MARK, PORT215_FN1), PINMUX_DATA(VIO_CLKR_MARK, PORT216_FN1), PINMUX_DATA(VIO_CKOR_MARK, PORT217_FN1), PINMUX_DATA(SCIFA1_TXD_MARK, PORT220_FN2), PINMUX_DATA(GPS_PGFA0_MARK, PORT220_FN3), PINMUX_DATA(SCIFA1_SCK_MARK, PORT221_FN2), PINMUX_DATA(GPS_PGFA1_MARK, PORT221_FN3), PINMUX_DATA(SCIFA1_RTS_MARK, PORT222_FN2), PINMUX_DATA(GPS_EPPSINMON_MARK, PORT222_FN3), PINMUX_DATA(SCIFA1_RXD_MARK, PORT223_FN2), PINMUX_DATA(SCIFA1_CTS_MARK, PORT224_FN2), PINMUX_DATA(MSIOF1_TXD_MARK, PORT225_FN1), PINMUX_DATA(SCIFA1_TXD2_MARK, PORT225_FN2), PINMUX_DATA(GPS_TXD_MARK, PORT225_FN3), PINMUX_DATA(MSIOF1_TSYNC_MARK, PORT226_FN1), PINMUX_DATA(SCIFA1_CTS2_MARK, PORT226_FN2), PINMUX_DATA(I2C_SDA2_MARK, PORT226_FN3), PINMUX_DATA(MSIOF1_TSCK_MARK, PORT227_FN1), PINMUX_DATA(SCIFA1_SCK2_MARK, PORT227_FN2), PINMUX_DATA(MSIOF1_RXD_MARK, PORT228_FN1), PINMUX_DATA(SCIFA1_RXD2_MARK, PORT228_FN2), PINMUX_DATA(GPS_RXD_MARK, PORT228_FN3), PINMUX_DATA(MSIOF1_RSCK_MARK, PORT229_FN1), PINMUX_DATA(SCIFA1_RTS2_MARK, PORT229_FN2), PINMUX_DATA(MSIOF1_RSYNC_MARK, PORT230_FN1), PINMUX_DATA(I2C_SCL2_MARK, PORT230_FN3), PINMUX_DATA(MSIOF1_MCK0_MARK, PORT231_FN1), PINMUX_DATA(MSIOF1_MCK1_MARK, PORT232_FN1), PINMUX_DATA(MSIOF1_SS1_MARK, PORT233_FN1), PINMUX_DATA(EDBGREQ3_MARK, PORT233_FN2), PINMUX_DATA(MSIOF1_SS2_MARK, PORT234_FN1), PINMUX_DATA(PORT236_IROUT_MARK, PORT236_FN1), PINMUX_DATA(IRDA_OUT_MARK, PORT236_FN2), PINMUX_DATA(IRDA_IN_MARK, PORT237_FN2), PINMUX_DATA(IRDA_FIRSEL_MARK, PORT238_FN1), PINMUX_DATA(TPU1TO0_MARK, PORT239_FN3), PINMUX_DATA(TS_SPSYNC3_MARK, PORT239_FN4), PINMUX_DATA(TPU1TO1_MARK, PORT240_FN3), PINMUX_DATA(TS_SDAT3_MARK, PORT240_FN4), PINMUX_DATA(TPU1TO2_MARK, PORT241_FN3), PINMUX_DATA(TS_SDEN3_MARK, PORT241_FN4), PINMUX_DATA(PORT241_MSIOF2_SS1_MARK, PORT241_FN5), PINMUX_DATA(TPU1TO3_MARK, PORT242_FN3), PINMUX_DATA(PORT242_MSIOF2_TSCK_MARK, PORT242_FN5), PINMUX_DATA(M13_BSW_MARK, PORT243_FN2), PINMUX_DATA(PORT243_MSIOF2_TSYNC_MARK, PORT243_FN5), PINMUX_DATA(M14_GSW_MARK, PORT244_FN2), PINMUX_DATA(PORT244_MSIOF2_TXD_MARK, PORT244_FN5), PINMUX_DATA(PORT245_IROUT_MARK, PORT245_FN1), PINMUX_DATA(M15_RSW_MARK, PORT245_FN2), PINMUX_DATA(SOUT3_MARK, PORT246_FN1), PINMUX_DATA(SCIFA2_TXD1_MARK, PORT246_FN2), PINMUX_DATA(SIN3_MARK, PORT247_FN1), PINMUX_DATA(SCIFA2_RXD1_MARK, PORT247_FN2), PINMUX_DATA(XRTS3_MARK, PORT248_FN1), PINMUX_DATA(SCIFA2_RTS1_MARK, PORT248_FN2), PINMUX_DATA(PORT248_MSIOF2_SS2_MARK, PORT248_FN5), PINMUX_DATA(XCTS3_MARK, PORT249_FN1), PINMUX_DATA(SCIFA2_CTS1_MARK, PORT249_FN2), PINMUX_DATA(PORT249_MSIOF2_RXD_MARK, PORT249_FN5), PINMUX_DATA(DINT_MARK, PORT250_FN1), PINMUX_DATA(SCIFA2_SCK1_MARK, PORT250_FN2), PINMUX_DATA(TS_SCK3_MARK, PORT250_FN4), PINMUX_DATA(SDHICLK0_MARK, PORT251_FN1), PINMUX_DATA(TCK2_MARK, PORT251_FN2), PINMUX_DATA(SDHICD0_MARK, PORT252_FN1), PINMUX_DATA(SDHID0_0_MARK, PORT253_FN1), PINMUX_DATA(TMS2_MARK, PORT253_FN2), PINMUX_DATA(SDHID0_1_MARK, PORT254_FN1), PINMUX_DATA(TDO2_MARK, PORT254_FN2), PINMUX_DATA(SDHID0_2_MARK, PORT255_FN1), PINMUX_DATA(TDI2_MARK, PORT255_FN2), PINMUX_DATA(SDHID0_3_MARK, PORT256_FN1), PINMUX_DATA(RTCK2_MARK, PORT256_FN2), /* 49-6 (FN) */ PINMUX_DATA(SDHICMD0_MARK, PORT257_FN1), PINMUX_DATA(TRST2_MARK, PORT257_FN2), PINMUX_DATA(SDHIWP0_MARK, PORT258_FN1), PINMUX_DATA(EDBGREQ2_MARK, PORT258_FN2), PINMUX_DATA(SDHICLK1_MARK, PORT259_FN1), PINMUX_DATA(TCK3_MARK, PORT259_FN4), PINMUX_DATA(SDHID1_0_MARK, PORT260_FN1), PINMUX_DATA(M11_SLCD_SO2_MARK, PORT260_FN2), PINMUX_DATA(TS_SPSYNC2_MARK, PORT260_FN3), PINMUX_DATA(TMS3_MARK, PORT260_FN4), PINMUX_DATA(SDHID1_1_MARK, PORT261_FN1), PINMUX_DATA(M9_SLCD_AO2_MARK, PORT261_FN2), PINMUX_DATA(TS_SDAT2_MARK, PORT261_FN3), PINMUX_DATA(TDO3_MARK, PORT261_FN4), PINMUX_DATA(SDHID1_2_MARK, PORT262_FN1), PINMUX_DATA(M10_SLCD_CK2_MARK, PORT262_FN2), PINMUX_DATA(TS_SDEN2_MARK, PORT262_FN3), PINMUX_DATA(TDI3_MARK, PORT262_FN4), PINMUX_DATA(SDHID1_3_MARK, PORT263_FN1), PINMUX_DATA(M12_SLCD_CE2_MARK, PORT263_FN2), PINMUX_DATA(TS_SCK2_MARK, PORT263_FN3), PINMUX_DATA(RTCK3_MARK, PORT263_FN4), PINMUX_DATA(SDHICMD1_MARK, PORT264_FN1), PINMUX_DATA(TRST3_MARK, PORT264_FN4), PINMUX_DATA(SDHICLK2_MARK, PORT265_FN1), PINMUX_DATA(SCIFB_SCK_MARK, PORT265_FN2), PINMUX_DATA(SDHID2_0_MARK, PORT266_FN1), PINMUX_DATA(SCIFB_TXD_MARK, PORT266_FN2), PINMUX_DATA(SDHID2_1_MARK, PORT267_FN1), PINMUX_DATA(SCIFB_CTS_MARK, PORT267_FN2), PINMUX_DATA(SDHID2_2_MARK, PORT268_FN1), PINMUX_DATA(SCIFB_RXD_MARK, PORT268_FN2), PINMUX_DATA(SDHID2_3_MARK, PORT269_FN1), PINMUX_DATA(SCIFB_RTS_MARK, PORT269_FN2), PINMUX_DATA(SDHICMD2_MARK, PORT270_FN1), PINMUX_DATA(RESETOUTS_MARK, PORT271_FN1), PINMUX_DATA(DIVLOCK_MARK, PORT272_FN1), }; #define _GPIO_PORT(pfx, sfx) PINMUX_GPIO(GPIO_PORT##pfx, PORT##pfx##_DATA) #define GPIO_PORT_273() _273(_GPIO_PORT, , unused) #define GPIO_FN(str) PINMUX_GPIO(GPIO_FN_##str, str##_MARK) static struct pinmux_gpio pinmux_gpios[] = { /* 49-1 -> 49-6 (GPIO) */ GPIO_PORT_273(), /* Special Pull-up / Pull-down Functions */ GPIO_FN(PORT48_KEYIN0_PU), GPIO_FN(PORT49_KEYIN1_PU), GPIO_FN(PORT50_KEYIN2_PU), GPIO_FN(PORT55_KEYIN3_PU), GPIO_FN(PORT56_KEYIN4_PU), GPIO_FN(PORT57_KEYIN5_PU), GPIO_FN(PORT58_KEYIN6_PU), /* 49-1 (FN) */ GPIO_FN(VBUS0), GPIO_FN(CPORT0), GPIO_FN(CPORT1), GPIO_FN(CPORT2), GPIO_FN(CPORT3), GPIO_FN(CPORT4), GPIO_FN(CPORT5), GPIO_FN(CPORT6), GPIO_FN(CPORT7), GPIO_FN(CPORT8), GPIO_FN(CPORT9), GPIO_FN(CPORT10), GPIO_FN(CPORT11), GPIO_FN(SIN2), GPIO_FN(CPORT12), GPIO_FN(XCTS2), GPIO_FN(CPORT13), GPIO_FN(RFSPO4), GPIO_FN(CPORT14), GPIO_FN(RFSPO5), GPIO_FN(CPORT15), GPIO_FN(CPORT16), GPIO_FN(CPORT17), GPIO_FN(SOUT2), GPIO_FN(CPORT18), GPIO_FN(XRTS2), GPIO_FN(CPORT19), GPIO_FN(CPORT20), GPIO_FN(RFSPO6), GPIO_FN(CPORT21), GPIO_FN(STATUS0), GPIO_FN(CPORT22), GPIO_FN(STATUS1), GPIO_FN(CPORT23), GPIO_FN(STATUS2), GPIO_FN(RFSPO7), GPIO_FN(MPORT0), GPIO_FN(MPORT1), GPIO_FN(B_SYNLD1), GPIO_FN(B_SYNLD2), GPIO_FN(XMAINPS), GPIO_FN(XDIVPS), GPIO_FN(XIDRST), GPIO_FN(IDCLK), GPIO_FN(IDIO), GPIO_FN(SOUT1), GPIO_FN(SCIFA4_TXD), GPIO_FN(M02_BERDAT), GPIO_FN(SIN1), GPIO_FN(SCIFA4_RXD), GPIO_FN(XWUP), GPIO_FN(XRTS1), GPIO_FN(SCIFA4_RTS), GPIO_FN(M03_BERCLK), GPIO_FN(XCTS1), GPIO_FN(SCIFA4_CTS), /* 49-2 (FN) */ GPIO_FN(HSU_IQ_AGC6), GPIO_FN(MFG2_IN2), GPIO_FN(MSIOF2_MCK0), GPIO_FN(HSU_IQ_AGC5), GPIO_FN(MFG2_IN1), GPIO_FN(MSIOF2_MCK1), GPIO_FN(HSU_IQ_AGC4), GPIO_FN(MSIOF2_RSYNC), GPIO_FN(HSU_IQ_AGC3), GPIO_FN(MFG2_OUT1), GPIO_FN(MSIOF2_RSCK), GPIO_FN(HSU_IQ_AGC2), GPIO_FN(PORT42_KEYOUT0), GPIO_FN(HSU_IQ_AGC1), GPIO_FN(PORT43_KEYOUT1), GPIO_FN(HSU_IQ_AGC0), GPIO_FN(PORT44_KEYOUT2), GPIO_FN(HSU_IQ_AGC_ST), GPIO_FN(PORT45_KEYOUT3), GPIO_FN(HSU_IQ_PDO), GPIO_FN(PORT46_KEYOUT4), GPIO_FN(HSU_IQ_PYO), GPIO_FN(PORT47_KEYOUT5), GPIO_FN(HSU_EN_TXMUX_G3MO), GPIO_FN(PORT48_KEYIN0), GPIO_FN(HSU_I_TXMUX_G3MO), GPIO_FN(PORT49_KEYIN1), GPIO_FN(HSU_Q_TXMUX_G3MO), GPIO_FN(PORT50_KEYIN2), GPIO_FN(HSU_SYO), GPIO_FN(PORT51_MSIOF2_TSYNC), GPIO_FN(HSU_SDO), GPIO_FN(PORT52_MSIOF2_TSCK), GPIO_FN(HSU_TGTTI_G3MO), GPIO_FN(PORT53_MSIOF2_TXD), GPIO_FN(B_TIME_STAMP), GPIO_FN(PORT54_MSIOF2_RXD), GPIO_FN(HSU_SDI), GPIO_FN(PORT55_KEYIN3), GPIO_FN(HSU_SCO), GPIO_FN(PORT56_KEYIN4), GPIO_FN(HSU_DREQ), GPIO_FN(PORT57_KEYIN5), GPIO_FN(HSU_DACK), GPIO_FN(PORT58_KEYIN6), GPIO_FN(HSU_CLK61M), GPIO_FN(PORT59_MSIOF2_SS1), GPIO_FN(HSU_XRST), GPIO_FN(PORT60_MSIOF2_SS2), GPIO_FN(PCMCLKO), GPIO_FN(SYNC8KO), GPIO_FN(DNPCM_A), GPIO_FN(UPPCM_A), GPIO_FN(XTALB1L), GPIO_FN(GPS_AGC1), GPIO_FN(SCIFA0_RTS), GPIO_FN(GPS_AGC2), GPIO_FN(SCIFA0_SCK), GPIO_FN(GPS_AGC3), GPIO_FN(SCIFA0_TXD), GPIO_FN(GPS_AGC4), GPIO_FN(SCIFA0_RXD), GPIO_FN(GPS_PWRD), GPIO_FN(SCIFA0_CTS), GPIO_FN(GPS_IM), GPIO_FN(GPS_IS), GPIO_FN(GPS_QM), GPIO_FN(GPS_QS), GPIO_FN(SIUBOMC), GPIO_FN(TPU2TO0), GPIO_FN(SIUCKB), GPIO_FN(TPU2TO1), GPIO_FN(SIUBOLR), GPIO_FN(BBIF2_TSYNC), GPIO_FN(TPU2TO2), GPIO_FN(SIUBOBT), GPIO_FN(BBIF2_TSCK), GPIO_FN(TPU2TO3), GPIO_FN(SIUBOSLD), GPIO_FN(BBIF2_TXD), GPIO_FN(TPU3TO0), GPIO_FN(SIUBILR), GPIO_FN(TPU3TO1), GPIO_FN(SIUBIBT), GPIO_FN(TPU3TO2), GPIO_FN(SIUBISLD), GPIO_FN(TPU3TO3), GPIO_FN(NMI), GPIO_FN(TPU4TO0), GPIO_FN(DNPCM_M), GPIO_FN(TPU4TO1), GPIO_FN(TPU4TO2), GPIO_FN(TPU4TO3), GPIO_FN(IRQ_TMPB), GPIO_FN(PWEN), GPIO_FN(MFG1_OUT1), GPIO_FN(OVCN), GPIO_FN(MFG1_IN1), GPIO_FN(OVCN2), GPIO_FN(MFG1_IN2), /* 49-3 (FN) */ GPIO_FN(RFSPO1), GPIO_FN(RFSPO2), GPIO_FN(RFSPO3), GPIO_FN(PORT93_VIO_CKO2), GPIO_FN(USBTERM), GPIO_FN(EXTLP), GPIO_FN(IDIN), GPIO_FN(SCIFA5_CTS), GPIO_FN(MFG0_IN1), GPIO_FN(SCIFA5_RTS), GPIO_FN(MFG0_IN2), GPIO_FN(SCIFA5_RXD), GPIO_FN(SCIFA5_TXD), GPIO_FN(SCIFA5_SCK), GPIO_FN(MFG0_OUT1), GPIO_FN(A0_EA0), GPIO_FN(BS), GPIO_FN(A14_EA14), GPIO_FN(PORT102_KEYOUT0), GPIO_FN(A15_EA15), GPIO_FN(PORT103_KEYOUT1), GPIO_FN(DV_CLKOL), GPIO_FN(A16_EA16), GPIO_FN(PORT104_KEYOUT2), GPIO_FN(DV_VSYNCL), GPIO_FN(MSIOF0_SS1), GPIO_FN(A17_EA17), GPIO_FN(PORT105_KEYOUT3), GPIO_FN(DV_HSYNCL), GPIO_FN(MSIOF0_TSYNC), GPIO_FN(A18_EA18), GPIO_FN(PORT106_KEYOUT4), GPIO_FN(DV_DL0), GPIO_FN(MSIOF0_TSCK), GPIO_FN(A19_EA19), GPIO_FN(PORT107_KEYOUT5), GPIO_FN(DV_DL1), GPIO_FN(MSIOF0_TXD), GPIO_FN(A20_EA20), GPIO_FN(PORT108_KEYIN0), GPIO_FN(DV_DL2), GPIO_FN(MSIOF0_RSCK), GPIO_FN(A21_EA21), GPIO_FN(PORT109_KEYIN1), GPIO_FN(DV_DL3), GPIO_FN(MSIOF0_RSYNC), GPIO_FN(A22_EA22), GPIO_FN(PORT110_KEYIN2), GPIO_FN(DV_DL4), GPIO_FN(MSIOF0_MCK0), GPIO_FN(A23_EA23), GPIO_FN(PORT111_KEYIN3), GPIO_FN(DV_DL5), GPIO_FN(MSIOF0_MCK1), GPIO_FN(A24_EA24), GPIO_FN(PORT112_KEYIN4), GPIO_FN(DV_DL6), GPIO_FN(MSIOF0_RXD), GPIO_FN(A25_EA25), GPIO_FN(PORT113_KEYIN5), GPIO_FN(DV_DL7), GPIO_FN(MSIOF0_SS2), GPIO_FN(A26), GPIO_FN(PORT113_KEYIN6), GPIO_FN(DV_CLKIL), GPIO_FN(D0_ED0_NAF0), GPIO_FN(D1_ED1_NAF1), GPIO_FN(D2_ED2_NAF2), GPIO_FN(D3_ED3_NAF3), GPIO_FN(D4_ED4_NAF4), GPIO_FN(D5_ED5_NAF5), GPIO_FN(D6_ED6_NAF6), GPIO_FN(D7_ED7_NAF7), GPIO_FN(D8_ED8_NAF8), GPIO_FN(D9_ED9_NAF9), GPIO_FN(D10_ED10_NAF10), GPIO_FN(D11_ED11_NAF11), GPIO_FN(D12_ED12_NAF12), GPIO_FN(D13_ED13_NAF13), GPIO_FN(D14_ED14_NAF14), GPIO_FN(D15_ED15_NAF15), GPIO_FN(CS4), GPIO_FN(CS5A), GPIO_FN(CS5B), GPIO_FN(FCE1), GPIO_FN(CS6B), GPIO_FN(XCS2), GPIO_FN(FCE0), GPIO_FN(CS6A), GPIO_FN(DACK0), GPIO_FN(WAIT), GPIO_FN(DREQ0), GPIO_FN(RD_XRD), GPIO_FN(A27), GPIO_FN(RDWR_XWE), GPIO_FN(WE0_XWR0_FWE), GPIO_FN(WE1_XWR1), GPIO_FN(FRB), GPIO_FN(CKO), GPIO_FN(NBRSTOUT), GPIO_FN(NBRST), /* 49-4 (FN) */ GPIO_FN(RFSPO0), GPIO_FN(PORT146_VIO_CKO2), GPIO_FN(TSTMD), GPIO_FN(VIO_VD), GPIO_FN(VIO_HD), GPIO_FN(VIO_D0), GPIO_FN(VIO_D1), GPIO_FN(VIO_D2), GPIO_FN(VIO_D3), GPIO_FN(VIO_D4), GPIO_FN(VIO_D5), GPIO_FN(VIO_D6), GPIO_FN(VIO_D7), GPIO_FN(VIO_D8), GPIO_FN(VIO_D9), GPIO_FN(VIO_D10), GPIO_FN(VIO_D11), GPIO_FN(VIO_D12), GPIO_FN(VIO_D13), GPIO_FN(VIO_D14), GPIO_FN(VIO_D15), GPIO_FN(VIO_CLK), GPIO_FN(VIO_FIELD), GPIO_FN(VIO_CKO), GPIO_FN(MFG3_IN1), GPIO_FN(MFG3_IN2), GPIO_FN(M9_SLCD_A01), GPIO_FN(MFG3_OUT1), GPIO_FN(TPU0TO0), GPIO_FN(M10_SLCD_CK1), GPIO_FN(MFG4_IN1), GPIO_FN(TPU0TO1), GPIO_FN(M11_SLCD_SO1), GPIO_FN(MFG4_IN2), GPIO_FN(TPU0TO2), GPIO_FN(M12_SLCD_CE1), GPIO_FN(MFG4_OUT1), GPIO_FN(TPU0TO3), GPIO_FN(LCDD0), GPIO_FN(PORT175_KEYOUT0), GPIO_FN(DV_D0), GPIO_FN(SIUCKA), GPIO_FN(MFG0_OUT2), GPIO_FN(LCDD1), GPIO_FN(PORT176_KEYOUT1), GPIO_FN(DV_D1), GPIO_FN(SIUAOLR), GPIO_FN(BBIF2_TSYNC1), GPIO_FN(LCDD2), GPIO_FN(PORT177_KEYOUT2), GPIO_FN(DV_D2), GPIO_FN(SIUAOBT), GPIO_FN(BBIF2_TSCK1), GPIO_FN(LCDD3), GPIO_FN(PORT178_KEYOUT3), GPIO_FN(DV_D3), GPIO_FN(SIUAOSLD), GPIO_FN(BBIF2_TXD1), GPIO_FN(LCDD4), GPIO_FN(PORT179_KEYOUT4), GPIO_FN(DV_D4), GPIO_FN(SIUAISPD), GPIO_FN(MFG1_OUT2), GPIO_FN(LCDD5), GPIO_FN(PORT180_KEYOUT5), GPIO_FN(DV_D5), GPIO_FN(SIUAILR), GPIO_FN(MFG2_OUT2), GPIO_FN(LCDD6), GPIO_FN(DV_D6), GPIO_FN(SIUAIBT), GPIO_FN(MFG3_OUT2), GPIO_FN(XWR2), GPIO_FN(LCDD7), GPIO_FN(DV_D7), GPIO_FN(SIUAISLD), GPIO_FN(MFG4_OUT2), GPIO_FN(XWR3), GPIO_FN(LCDD8), GPIO_FN(DV_D8), GPIO_FN(D16), GPIO_FN(ED16), GPIO_FN(LCDD9), GPIO_FN(DV_D9), GPIO_FN(D17), GPIO_FN(ED17), GPIO_FN(LCDD10), GPIO_FN(DV_D10), GPIO_FN(D18), GPIO_FN(ED18), GPIO_FN(LCDD11), GPIO_FN(DV_D11), GPIO_FN(D19), GPIO_FN(ED19), GPIO_FN(LCDD12), GPIO_FN(DV_D12), GPIO_FN(D20), GPIO_FN(ED20), GPIO_FN(LCDD13), GPIO_FN(DV_D13), GPIO_FN(D21), GPIO_FN(ED21), GPIO_FN(LCDD14), GPIO_FN(DV_D14), GPIO_FN(D22), GPIO_FN(ED22), GPIO_FN(LCDD15), GPIO_FN(DV_D15), GPIO_FN(D23), GPIO_FN(ED23), GPIO_FN(LCDD16), GPIO_FN(DV_HSYNC), GPIO_FN(D24), GPIO_FN(ED24), GPIO_FN(LCDD17), GPIO_FN(DV_VSYNC), GPIO_FN(D25), GPIO_FN(ED25), GPIO_FN(LCDD18), GPIO_FN(DREQ2), GPIO_FN(MSIOF0L_TSCK), GPIO_FN(D26), GPIO_FN(ED26), GPIO_FN(LCDD19), GPIO_FN(MSIOF0L_TSYNC), GPIO_FN(D27), GPIO_FN(ED27), GPIO_FN(LCDD20), GPIO_FN(TS_SPSYNC1), GPIO_FN(MSIOF0L_MCK0), GPIO_FN(D28), GPIO_FN(ED28), GPIO_FN(LCDD21), GPIO_FN(TS_SDAT1), GPIO_FN(MSIOF0L_MCK1), GPIO_FN(D29), GPIO_FN(ED29), GPIO_FN(LCDD22), GPIO_FN(TS_SDEN1), GPIO_FN(MSIOF0L_SS1), GPIO_FN(D30), GPIO_FN(ED30), GPIO_FN(LCDD23), GPIO_FN(TS_SCK1), GPIO_FN(MSIOF0L_SS2), GPIO_FN(D31), GPIO_FN(ED31), GPIO_FN(LCDDCK), GPIO_FN(LCDWR), GPIO_FN(DV_CKO), GPIO_FN(SIUAOSPD), GPIO_FN(LCDRD), GPIO_FN(DACK2), GPIO_FN(MSIOF0L_RSYNC), /* 49-5 (FN) */ GPIO_FN(LCDHSYN), GPIO_FN(LCDCS), GPIO_FN(LCDCS2), GPIO_FN(DACK3), GPIO_FN(LCDDISP), GPIO_FN(LCDRS), GPIO_FN(DREQ3), GPIO_FN(MSIOF0L_RSCK), GPIO_FN(LCDCSYN), GPIO_FN(LCDCSYN2), GPIO_FN(DV_CKI), GPIO_FN(LCDLCLK), GPIO_FN(DREQ1), GPIO_FN(MSIOF0L_RXD), GPIO_FN(LCDDON), GPIO_FN(LCDDON2), GPIO_FN(DACK1), GPIO_FN(MSIOF0L_TXD), GPIO_FN(VIO_DR0), GPIO_FN(VIO_DR1), GPIO_FN(VIO_DR2), GPIO_FN(VIO_DR3), GPIO_FN(VIO_DR4), GPIO_FN(VIO_DR5), GPIO_FN(VIO_DR6), GPIO_FN(VIO_DR7), GPIO_FN(VIO_VDR), GPIO_FN(VIO_HDR), GPIO_FN(VIO_CLKR), GPIO_FN(VIO_CKOR), GPIO_FN(SCIFA1_TXD), GPIO_FN(GPS_PGFA0), GPIO_FN(SCIFA1_SCK), GPIO_FN(GPS_PGFA1), GPIO_FN(SCIFA1_RTS), GPIO_FN(GPS_EPPSINMON), GPIO_FN(SCIFA1_RXD), GPIO_FN(SCIFA1_CTS), GPIO_FN(MSIOF1_TXD), GPIO_FN(SCIFA1_TXD2), GPIO_FN(GPS_TXD), GPIO_FN(MSIOF1_TSYNC), GPIO_FN(SCIFA1_CTS2), GPIO_FN(I2C_SDA2), GPIO_FN(MSIOF1_TSCK), GPIO_FN(SCIFA1_SCK2), GPIO_FN(MSIOF1_RXD), GPIO_FN(SCIFA1_RXD2), GPIO_FN(GPS_RXD), GPIO_FN(MSIOF1_RSCK), GPIO_FN(SCIFA1_RTS2), GPIO_FN(MSIOF1_RSYNC), GPIO_FN(I2C_SCL2), GPIO_FN(MSIOF1_MCK0), GPIO_FN(MSIOF1_MCK1), GPIO_FN(MSIOF1_SS1), GPIO_FN(EDBGREQ3), GPIO_FN(MSIOF1_SS2), GPIO_FN(PORT236_IROUT), GPIO_FN(IRDA_OUT), GPIO_FN(IRDA_IN), GPIO_FN(IRDA_FIRSEL), GPIO_FN(TPU1TO0), GPIO_FN(TS_SPSYNC3), GPIO_FN(TPU1TO1), GPIO_FN(TS_SDAT3), GPIO_FN(TPU1TO2), GPIO_FN(TS_SDEN3), GPIO_FN(PORT241_MSIOF2_SS1), GPIO_FN(TPU1TO3), GPIO_FN(PORT242_MSIOF2_TSCK), GPIO_FN(M13_BSW), GPIO_FN(PORT243_MSIOF2_TSYNC), GPIO_FN(M14_GSW), GPIO_FN(PORT244_MSIOF2_TXD), GPIO_FN(PORT245_IROUT), GPIO_FN(M15_RSW), GPIO_FN(SOUT3), GPIO_FN(SCIFA2_TXD1), GPIO_FN(SIN3), GPIO_FN(SCIFA2_RXD1), GPIO_FN(XRTS3), GPIO_FN(SCIFA2_RTS1), GPIO_FN(PORT248_MSIOF2_SS2), GPIO_FN(XCTS3), GPIO_FN(SCIFA2_CTS1), GPIO_FN(PORT249_MSIOF2_RXD), GPIO_FN(DINT), GPIO_FN(SCIFA2_SCK1), GPIO_FN(TS_SCK3), GPIO_FN(SDHICLK0), GPIO_FN(TCK2), GPIO_FN(SDHICD0), GPIO_FN(SDHID0_0), GPIO_FN(TMS2), GPIO_FN(SDHID0_1), GPIO_FN(TDO2), GPIO_FN(SDHID0_2), GPIO_FN(TDI2), GPIO_FN(SDHID0_3), GPIO_FN(RTCK2), /* 49-6 (FN) */ GPIO_FN(SDHICMD0), GPIO_FN(TRST2), GPIO_FN(SDHIWP0), GPIO_FN(EDBGREQ2), GPIO_FN(SDHICLK1), GPIO_FN(TCK3), GPIO_FN(SDHID1_0), GPIO_FN(M11_SLCD_SO2), GPIO_FN(TS_SPSYNC2), GPIO_FN(TMS3), GPIO_FN(SDHID1_1), GPIO_FN(M9_SLCD_AO2), GPIO_FN(TS_SDAT2), GPIO_FN(TDO3), GPIO_FN(SDHID1_2), GPIO_FN(M10_SLCD_CK2), GPIO_FN(TS_SDEN2), GPIO_FN(TDI3), GPIO_FN(SDHID1_3), GPIO_FN(M12_SLCD_CE2), GPIO_FN(TS_SCK2), GPIO_FN(RTCK3), GPIO_FN(SDHICMD1), GPIO_FN(TRST3), GPIO_FN(SDHICLK2), GPIO_FN(SCIFB_SCK), GPIO_FN(SDHID2_0), GPIO_FN(SCIFB_TXD), GPIO_FN(SDHID2_1), GPIO_FN(SCIFB_CTS), GPIO_FN(SDHID2_2), GPIO_FN(SCIFB_RXD), GPIO_FN(SDHID2_3), GPIO_FN(SCIFB_RTS), GPIO_FN(SDHICMD2), GPIO_FN(RESETOUTS), GPIO_FN(DIVLOCK), }; /* helper for top 4 bits in PORTnCR */ #define PCRH(in, in_pd, in_pu, out) \ 0, (out), (in), 0, \ 0, 0, 0, 0, \ 0, 0, (in_pd), 0, \ 0, 0, (in_pu), 0 #define PORTCR(nr, reg) \ { PINMUX_CFG_REG("PORT" nr "CR", reg, 8, 4) { \ PCRH(PORT##nr##_IN, PORT##nr##_IN_PD, \ PORT##nr##_IN_PU, PORT##nr##_OUT), \ PORT##nr##_FN0, PORT##nr##_FN1, PORT##nr##_FN2, \ PORT##nr##_FN3, PORT##nr##_FN4, PORT##nr##_FN5, \ PORT##nr##_FN6, PORT##nr##_FN7 } \ } static struct pinmux_cfg_reg pinmux_config_regs[] = { PORTCR(0, 0xe6050000), /* PORT0CR */ PORTCR(1, 0xe6050001), /* PORT1CR */ PORTCR(2, 0xe6050002), /* PORT2CR */ PORTCR(3, 0xe6050003), /* PORT3CR */ PORTCR(4, 0xe6050004), /* PORT4CR */ PORTCR(5, 0xe6050005), /* PORT5CR */ PORTCR(6, 0xe6050006), /* PORT6CR */ PORTCR(7, 0xe6050007), /* PORT7CR */ PORTCR(8, 0xe6050008), /* PORT8CR */ PORTCR(9, 0xe6050009), /* PORT9CR */ PORTCR(10, 0xe605000a), /* PORT10CR */ PORTCR(11, 0xe605000b), /* PORT11CR */ PORTCR(12, 0xe605000c), /* PORT12CR */ PORTCR(13, 0xe605000d), /* PORT13CR */ PORTCR(14, 0xe605000e), /* PORT14CR */ PORTCR(15, 0xe605000f), /* PORT15CR */ PORTCR(16, 0xe6050010), /* PORT16CR */ PORTCR(17, 0xe6050011), /* PORT17CR */ PORTCR(18, 0xe6050012), /* PORT18CR */ PORTCR(19, 0xe6050013), /* PORT19CR */ PORTCR(20, 0xe6050014), /* PORT20CR */ PORTCR(21, 0xe6050015), /* PORT21CR */ PORTCR(22, 0xe6050016), /* PORT22CR */ PORTCR(23, 0xe6050017), /* PORT23CR */ PORTCR(24, 0xe6050018), /* PORT24CR */ PORTCR(25, 0xe6050019), /* PORT25CR */ PORTCR(26, 0xe605001a), /* PORT26CR */ PORTCR(27, 0xe605001b), /* PORT27CR */ PORTCR(28, 0xe605001c), /* PORT28CR */ PORTCR(29, 0xe605001d), /* PORT29CR */ PORTCR(30, 0xe605001e), /* PORT30CR */ PORTCR(31, 0xe605001f), /* PORT31CR */ PORTCR(32, 0xe6050020), /* PORT32CR */ PORTCR(33, 0xe6050021), /* PORT33CR */ PORTCR(34, 0xe6050022), /* PORT34CR */ PORTCR(35, 0xe6050023), /* PORT35CR */ PORTCR(36, 0xe6050024), /* PORT36CR */ PORTCR(37, 0xe6050025), /* PORT37CR */ PORTCR(38, 0xe6050026), /* PORT38CR */ PORTCR(39, 0xe6050027), /* PORT39CR */ PORTCR(40, 0xe6050028), /* PORT40CR */ PORTCR(41, 0xe6050029), /* PORT41CR */ PORTCR(42, 0xe605002a), /* PORT42CR */ PORTCR(43, 0xe605002b), /* PORT43CR */ PORTCR(44, 0xe605002c), /* PORT44CR */ PORTCR(45, 0xe605002d), /* PORT45CR */ PORTCR(46, 0xe605002e), /* PORT46CR */ PORTCR(47, 0xe605002f), /* PORT47CR */ PORTCR(48, 0xe6050030), /* PORT48CR */ PORTCR(49, 0xe6050031), /* PORT49CR */ PORTCR(50, 0xe6050032), /* PORT50CR */ PORTCR(51, 0xe6050033), /* PORT51CR */ PORTCR(52, 0xe6050034), /* PORT52CR */ PORTCR(53, 0xe6050035), /* PORT53CR */ PORTCR(54, 0xe6050036), /* PORT54CR */ PORTCR(55, 0xe6050037), /* PORT55CR */ PORTCR(56, 0xe6050038), /* PORT56CR */ PORTCR(57, 0xe6050039), /* PORT57CR */ PORTCR(58, 0xe605003a), /* PORT58CR */ PORTCR(59, 0xe605003b), /* PORT59CR */ PORTCR(60, 0xe605003c), /* PORT60CR */ PORTCR(61, 0xe605003d), /* PORT61CR */ PORTCR(62, 0xe605003e), /* PORT62CR */ PORTCR(63, 0xe605003f), /* PORT63CR */ PORTCR(64, 0xe6050040), /* PORT64CR */ PORTCR(65, 0xe6050041), /* PORT65CR */ PORTCR(66, 0xe6050042), /* PORT66CR */ PORTCR(67, 0xe6050043), /* PORT67CR */ PORTCR(68, 0xe6050044), /* PORT68CR */ PORTCR(69, 0xe6050045), /* PORT69CR */ PORTCR(70, 0xe6050046), /* PORT70CR */ PORTCR(71, 0xe6050047), /* PORT71CR */ PORTCR(72, 0xe6050048), /* PORT72CR */ PORTCR(73, 0xe6050049), /* PORT73CR */ PORTCR(74, 0xe605004a), /* PORT74CR */ PORTCR(75, 0xe605004b), /* PORT75CR */ PORTCR(76, 0xe605004c), /* PORT76CR */ PORTCR(77, 0xe605004d), /* PORT77CR */ PORTCR(78, 0xe605004e), /* PORT78CR */ PORTCR(79, 0xe605004f), /* PORT79CR */ PORTCR(80, 0xe6050050), /* PORT80CR */ PORTCR(81, 0xe6050051), /* PORT81CR */ PORTCR(82, 0xe6050052), /* PORT82CR */ PORTCR(83, 0xe6050053), /* PORT83CR */ PORTCR(84, 0xe6050054), /* PORT84CR */ PORTCR(85, 0xe6050055), /* PORT85CR */ PORTCR(86, 0xe6050056), /* PORT86CR */ PORTCR(87, 0xe6050057), /* PORT87CR */ PORTCR(88, 0xe6051058), /* PORT88CR */ PORTCR(89, 0xe6051059), /* PORT89CR */ PORTCR(90, 0xe605105a), /* PORT90CR */ PORTCR(91, 0xe605105b), /* PORT91CR */ PORTCR(92, 0xe605105c), /* PORT92CR */ PORTCR(93, 0xe605105d), /* PORT93CR */ PORTCR(94, 0xe605105e), /* PORT94CR */ PORTCR(95, 0xe605105f), /* PORT95CR */ PORTCR(96, 0xe6051060), /* PORT96CR */ PORTCR(97, 0xe6051061), /* PORT97CR */ PORTCR(98, 0xe6051062), /* PORT98CR */ PORTCR(99, 0xe6051063), /* PORT99CR */ PORTCR(100, 0xe6051064), /* PORT100CR */ PORTCR(101, 0xe6051065), /* PORT101CR */ PORTCR(102, 0xe6051066), /* PORT102CR */ PORTCR(103, 0xe6051067), /* PORT103CR */ PORTCR(104, 0xe6051068), /* PORT104CR */ PORTCR(105, 0xe6051069), /* PORT105CR */ PORTCR(106, 0xe605106a), /* PORT106CR */ PORTCR(107, 0xe605106b), /* PORT107CR */ PORTCR(108, 0xe605106c), /* PORT108CR */ PORTCR(109, 0xe605106d), /* PORT109CR */ PORTCR(110, 0xe605106e), /* PORT110CR */ PORTCR(111, 0xe605106f), /* PORT111CR */ PORTCR(112, 0xe6051070), /* PORT112CR */ PORTCR(113, 0xe6051071), /* PORT113CR */ PORTCR(114, 0xe6051072), /* PORT114CR */ PORTCR(115, 0xe6051073), /* PORT115CR */ PORTCR(116, 0xe6051074), /* PORT116CR */ PORTCR(117, 0xe6051075), /* PORT117CR */ PORTCR(118, 0xe6051076), /* PORT118CR */ PORTCR(119, 0xe6051077), /* PORT119CR */ PORTCR(120, 0xe6051078), /* PORT120CR */ PORTCR(121, 0xe6051079), /* PORT121CR */ PORTCR(122, 0xe605107a), /* PORT122CR */ PORTCR(123, 0xe605107b), /* PORT123CR */ PORTCR(124, 0xe605107c), /* PORT124CR */ PORTCR(125, 0xe605107d), /* PORT125CR */ PORTCR(126, 0xe605107e), /* PORT126CR */ PORTCR(127, 0xe605107f), /* PORT127CR */ PORTCR(128, 0xe6051080), /* PORT128CR */ PORTCR(129, 0xe6051081), /* PORT129CR */ PORTCR(130, 0xe6051082), /* PORT130CR */ PORTCR(131, 0xe6051083), /* PORT131CR */ PORTCR(132, 0xe6051084), /* PORT132CR */ PORTCR(133, 0xe6051085), /* PORT133CR */ PORTCR(134, 0xe6051086), /* PORT134CR */ PORTCR(135, 0xe6051087), /* PORT135CR */ PORTCR(136, 0xe6051088), /* PORT136CR */ PORTCR(137, 0xe6051089), /* PORT137CR */ PORTCR(138, 0xe605108a), /* PORT138CR */ PORTCR(139, 0xe605108b), /* PORT139CR */ PORTCR(140, 0xe605108c), /* PORT140CR */ PORTCR(141, 0xe605108d), /* PORT141CR */ PORTCR(142, 0xe605108e), /* PORT142CR */ PORTCR(143, 0xe605108f), /* PORT143CR */ PORTCR(144, 0xe6051090), /* PORT144CR */ PORTCR(145, 0xe6051091), /* PORT145CR */ PORTCR(146, 0xe6051092), /* PORT146CR */ PORTCR(147, 0xe6051093), /* PORT147CR */ PORTCR(148, 0xe6051094), /* PORT148CR */ PORTCR(149, 0xe6051095), /* PORT149CR */ PORTCR(150, 0xe6051096), /* PORT150CR */ PORTCR(151, 0xe6051097), /* PORT151CR */ PORTCR(152, 0xe6051098), /* PORT152CR */ PORTCR(153, 0xe6051099), /* PORT153CR */ PORTCR(154, 0xe605109a), /* PORT154CR */ PORTCR(155, 0xe605109b), /* PORT155CR */ PORTCR(156, 0xe605109c), /* PORT156CR */ PORTCR(157, 0xe605109d), /* PORT157CR */ PORTCR(158, 0xe605109e), /* PORT158CR */ PORTCR(159, 0xe605109f), /* PORT159CR */ PORTCR(160, 0xe60510a0), /* PORT160CR */ PORTCR(161, 0xe60510a1), /* PORT161CR */ PORTCR(162, 0xe60510a2), /* PORT162CR */ PORTCR(163, 0xe60510a3), /* PORT163CR */ PORTCR(164, 0xe60510a4), /* PORT164CR */ PORTCR(165, 0xe60510a5), /* PORT165CR */ PORTCR(166, 0xe60510a6), /* PORT166CR */ PORTCR(167, 0xe60510a7), /* PORT167CR */ PORTCR(168, 0xe60510a8), /* PORT168CR */ PORTCR(169, 0xe60510a9), /* PORT169CR */ PORTCR(170, 0xe60510aa), /* PORT170CR */ PORTCR(171, 0xe60510ab), /* PORT171CR */ PORTCR(172, 0xe60510ac), /* PORT172CR */ PORTCR(173, 0xe60510ad), /* PORT173CR */ PORTCR(174, 0xe60510ae), /* PORT174CR */ PORTCR(175, 0xe60520af), /* PORT175CR */ PORTCR(176, 0xe60520b0), /* PORT176CR */ PORTCR(177, 0xe60520b1), /* PORT177CR */ PORTCR(178, 0xe60520b2), /* PORT178CR */ PORTCR(179, 0xe60520b3), /* PORT179CR */ PORTCR(180, 0xe60520b4), /* PORT180CR */ PORTCR(181, 0xe60520b5), /* PORT181CR */ PORTCR(182, 0xe60520b6), /* PORT182CR */ PORTCR(183, 0xe60520b7), /* PORT183CR */ PORTCR(184, 0xe60520b8), /* PORT184CR */ PORTCR(185, 0xe60520b9), /* PORT185CR */ PORTCR(186, 0xe60520ba), /* PORT186CR */ PORTCR(187, 0xe60520bb), /* PORT187CR */ PORTCR(188, 0xe60520bc), /* PORT188CR */ PORTCR(189, 0xe60520bd), /* PORT189CR */ PORTCR(190, 0xe60520be), /* PORT190CR */ PORTCR(191, 0xe60520bf), /* PORT191CR */ PORTCR(192, 0xe60520c0), /* PORT192CR */ PORTCR(193, 0xe60520c1), /* PORT193CR */ PORTCR(194, 0xe60520c2), /* PORT194CR */ PORTCR(195, 0xe60520c3), /* PORT195CR */ PORTCR(196, 0xe60520c4), /* PORT196CR */ PORTCR(197, 0xe60520c5), /* PORT197CR */ PORTCR(198, 0xe60520c6), /* PORT198CR */ PORTCR(199, 0xe60520c7), /* PORT199CR */ PORTCR(200, 0xe60520c8), /* PORT200CR */ PORTCR(201, 0xe60520c9), /* PORT201CR */ PORTCR(202, 0xe60520ca), /* PORT202CR */ PORTCR(203, 0xe60520cb), /* PORT203CR */ PORTCR(204, 0xe60520cc), /* PORT204CR */ PORTCR(205, 0xe60520cd), /* PORT205CR */ PORTCR(206, 0xe60520ce), /* PORT206CR */ PORTCR(207, 0xe60520cf), /* PORT207CR */ PORTCR(208, 0xe60520d0), /* PORT208CR */ PORTCR(209, 0xe60520d1), /* PORT209CR */ PORTCR(210, 0xe60520d2), /* PORT210CR */ PORTCR(211, 0xe60520d3), /* PORT211CR */ PORTCR(212, 0xe60520d4), /* PORT212CR */ PORTCR(213, 0xe60520d5), /* PORT213CR */ PORTCR(214, 0xe60520d6), /* PORT214CR */ PORTCR(215, 0xe60520d7), /* PORT215CR */ PORTCR(216, 0xe60520d8), /* PORT216CR */ PORTCR(217, 0xe60520d9), /* PORT217CR */ PORTCR(218, 0xe60520da), /* PORT218CR */ PORTCR(219, 0xe60520db), /* PORT219CR */ PORTCR(220, 0xe60520dc), /* PORT220CR */ PORTCR(221, 0xe60520dd), /* PORT221CR */ PORTCR(222, 0xe60520de), /* PORT222CR */ PORTCR(223, 0xe60520df), /* PORT223CR */ PORTCR(224, 0xe60520e0), /* PORT224CR */ PORTCR(225, 0xe60520e1), /* PORT225CR */ PORTCR(226, 0xe60520e2), /* PORT226CR */ PORTCR(227, 0xe60520e3), /* PORT227CR */ PORTCR(228, 0xe60520e4), /* PORT228CR */ PORTCR(229, 0xe60520e5), /* PORT229CR */ PORTCR(230, 0xe60520e6), /* PORT230CR */ PORTCR(231, 0xe60520e7), /* PORT231CR */ PORTCR(232, 0xe60520e8), /* PORT232CR */ PORTCR(233, 0xe60520e9), /* PORT233CR */ PORTCR(234, 0xe60520ea), /* PORT234CR */ PORTCR(235, 0xe60520eb), /* PORT235CR */ PORTCR(236, 0xe60530ec), /* PORT236CR */ PORTCR(237, 0xe60530ed), /* PORT237CR */ PORTCR(238, 0xe60530ee), /* PORT238CR */ PORTCR(239, 0xe60530ef), /* PORT239CR */ PORTCR(240, 0xe60530f0), /* PORT240CR */ PORTCR(241, 0xe60530f1), /* PORT241CR */ PORTCR(242, 0xe60530f2), /* PORT242CR */ PORTCR(243, 0xe60530f3), /* PORT243CR */ PORTCR(244, 0xe60530f4), /* PORT244CR */ PORTCR(245, 0xe60530f5), /* PORT245CR */ PORTCR(246, 0xe60530f6), /* PORT246CR */ PORTCR(247, 0xe60530f7), /* PORT247CR */ PORTCR(248, 0xe60530f8), /* PORT248CR */ PORTCR(249, 0xe60530f9), /* PORT249CR */ PORTCR(250, 0xe60530fa), /* PORT250CR */ PORTCR(251, 0xe60530fb), /* PORT251CR */ PORTCR(252, 0xe60530fc), /* PORT252CR */ PORTCR(253, 0xe60530fd), /* PORT253CR */ PORTCR(254, 0xe60530fe), /* PORT254CR */ PORTCR(255, 0xe60530ff), /* PORT255CR */ PORTCR(256, 0xe6053100), /* PORT256CR */ PORTCR(257, 0xe6053101), /* PORT257CR */ PORTCR(258, 0xe6053102), /* PORT258CR */ PORTCR(259, 0xe6053103), /* PORT259CR */ PORTCR(260, 0xe6053104), /* PORT260CR */ PORTCR(261, 0xe6053105), /* PORT261CR */ PORTCR(262, 0xe6053106), /* PORT262CR */ PORTCR(263, 0xe6053107), /* PORT263CR */ PORTCR(264, 0xe6053108), /* PORT264CR */ PORTCR(265, 0xe6053109), /* PORT265CR */ PORTCR(266, 0xe605310a), /* PORT266CR */ PORTCR(267, 0xe605310b), /* PORT267CR */ PORTCR(268, 0xe605310c), /* PORT268CR */ PORTCR(269, 0xe605310d), /* PORT269CR */ PORTCR(270, 0xe605310e), /* PORT270CR */ PORTCR(271, 0xe605310f), /* PORT271CR */ PORTCR(272, 0xe6053110), /* PORT272CR */ { PINMUX_CFG_REG("MSELBCR", 0xe6058024, 32, 1) { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, MSELBCR_MSEL2_0, MSELBCR_MSEL2_1, 0, 0, 0, 0 } }, { }, }; static struct pinmux_data_reg pinmux_data_regs[] = { { PINMUX_DATA_REG("PORTL031_000DR", 0xe6054000, 32) { PORT31_DATA, PORT30_DATA, PORT29_DATA, PORT28_DATA, PORT27_DATA, PORT26_DATA, PORT25_DATA, PORT24_DATA, PORT23_DATA, PORT22_DATA, PORT21_DATA, PORT20_DATA, PORT19_DATA, PORT18_DATA, PORT17_DATA, PORT16_DATA, PORT15_DATA, PORT14_DATA, PORT13_DATA, PORT12_DATA, PORT11_DATA, PORT10_DATA, PORT9_DATA, PORT8_DATA, PORT7_DATA, PORT6_DATA, PORT5_DATA, PORT4_DATA, PORT3_DATA, PORT2_DATA, PORT1_DATA, PORT0_DATA } }, { PINMUX_DATA_REG("PORTL063_032DR", 0xe6054004, 32) { PORT63_DATA, PORT62_DATA, PORT61_DATA, PORT60_DATA, PORT59_DATA, PORT58_DATA, PORT57_DATA, PORT56_DATA, PORT55_DATA, PORT54_DATA, PORT53_DATA, PORT52_DATA, PORT51_DATA, PORT50_DATA, PORT49_DATA, PORT48_DATA, PORT47_DATA, PORT46_DATA, PORT45_DATA, PORT44_DATA, PORT43_DATA, PORT42_DATA, PORT41_DATA, PORT40_DATA, PORT39_DATA, PORT38_DATA, PORT37_DATA, PORT36_DATA, PORT35_DATA, PORT34_DATA, PORT33_DATA, PORT32_DATA } }, { PINMUX_DATA_REG("PORTL095_064DR", 0xe6054008, 32) { PORT95_DATA, PORT94_DATA, PORT93_DATA, PORT92_DATA, PORT91_DATA, PORT90_DATA, PORT89_DATA, PORT88_DATA, PORT87_DATA, PORT86_DATA, PORT85_DATA, PORT84_DATA, PORT83_DATA, PORT82_DATA, PORT81_DATA, PORT80_DATA, PORT79_DATA, PORT78_DATA, PORT77_DATA, PORT76_DATA, PORT75_DATA, PORT74_DATA, PORT73_DATA, PORT72_DATA, PORT71_DATA, PORT70_DATA, PORT69_DATA, PORT68_DATA, PORT67_DATA, PORT66_DATA, PORT65_DATA, PORT64_DATA } }, { PINMUX_DATA_REG("PORTD127_096DR", 0xe6055004, 32) { PORT127_DATA, PORT126_DATA, PORT125_DATA, PORT124_DATA, PORT123_DATA, PORT122_DATA, PORT121_DATA, PORT120_DATA, PORT119_DATA, PORT118_DATA, PORT117_DATA, PORT116_DATA, PORT115_DATA, PORT114_DATA, PORT113_DATA, PORT112_DATA, PORT111_DATA, PORT110_DATA, PORT109_DATA, PORT108_DATA, PORT107_DATA, PORT106_DATA, PORT105_DATA, PORT104_DATA, PORT103_DATA, PORT102_DATA, PORT101_DATA, PORT100_DATA, PORT99_DATA, PORT98_DATA, PORT97_DATA, PORT96_DATA } }, { PINMUX_DATA_REG("PORTD159_128DR", 0xe6055008, 32) { PORT159_DATA, PORT158_DATA, PORT157_DATA, PORT156_DATA, PORT155_DATA, PORT154_DATA, PORT153_DATA, PORT152_DATA, PORT151_DATA, PORT150_DATA, PORT149_DATA, PORT148_DATA, PORT147_DATA, PORT146_DATA, PORT145_DATA, PORT144_DATA, PORT143_DATA, PORT142_DATA, PORT141_DATA, PORT140_DATA, PORT139_DATA, PORT138_DATA, PORT137_DATA, PORT136_DATA, PORT135_DATA, PORT134_DATA, PORT133_DATA, PORT132_DATA, PORT131_DATA, PORT130_DATA, PORT129_DATA, PORT128_DATA } }, { PINMUX_DATA_REG("PORTR191_160DR", 0xe6056000, 32) { PORT191_DATA, PORT190_DATA, PORT189_DATA, PORT188_DATA, PORT187_DATA, PORT186_DATA, PORT185_DATA, PORT184_DATA, PORT183_DATA, PORT182_DATA, PORT181_DATA, PORT180_DATA, PORT179_DATA, PORT178_DATA, PORT177_DATA, PORT176_DATA, PORT175_DATA, PORT174_DATA, PORT173_DATA, PORT172_DATA, PORT171_DATA, PORT170_DATA, PORT169_DATA, PORT168_DATA, PORT167_DATA, PORT166_DATA, PORT165_DATA, PORT164_DATA, PORT163_DATA, PORT162_DATA, PORT161_DATA, PORT160_DATA } }, { PINMUX_DATA_REG("PORTR223_192DR", 0xe6056004, 32) { PORT223_DATA, PORT222_DATA, PORT221_DATA, PORT220_DATA, PORT219_DATA, PORT218_DATA, PORT217_DATA, PORT216_DATA, PORT215_DATA, PORT214_DATA, PORT213_DATA, PORT212_DATA, PORT211_DATA, PORT210_DATA, PORT209_DATA, PORT208_DATA, PORT207_DATA, PORT206_DATA, PORT205_DATA, PORT204_DATA, PORT203_DATA, PORT202_DATA, PORT201_DATA, PORT200_DATA, PORT199_DATA, PORT198_DATA, PORT197_DATA, PORT196_DATA, PORT195_DATA, PORT194_DATA, PORT193_DATA, PORT192_DATA } }, { PINMUX_DATA_REG("PORTU255_224DR", 0xe6057000, 32) { PORT255_DATA, PORT254_DATA, PORT253_DATA, PORT252_DATA, PORT251_DATA, PORT250_DATA, PORT249_DATA, PORT248_DATA, PORT247_DATA, PORT246_DATA, PORT245_DATA, PORT244_DATA, PORT243_DATA, PORT242_DATA, PORT241_DATA, PORT240_DATA, PORT239_DATA, PORT238_DATA, PORT237_DATA, PORT236_DATA, PORT235_DATA, PORT234_DATA, PORT233_DATA, PORT232_DATA, PORT231_DATA, PORT230_DATA, PORT229_DATA, PORT228_DATA, PORT227_DATA, PORT226_DATA, PORT225_DATA, PORT224_DATA } }, { PINMUX_DATA_REG("PORTU287_256DR", 0xe6057004, 32) { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, PORT272_DATA, PORT271_DATA, PORT270_DATA, PORT269_DATA, PORT268_DATA, PORT267_DATA, PORT266_DATA, PORT265_DATA, PORT264_DATA, PORT263_DATA, PORT262_DATA, PORT261_DATA, PORT260_DATA, PORT259_DATA, PORT258_DATA, PORT257_DATA, PORT256_DATA } }, { }, }; static struct pinmux_info sh7367_pinmux_info = { .name = "sh7367_pfc", .reserved_id = PINMUX_RESERVED, .data = { PINMUX_DATA_BEGIN, PINMUX_DATA_END }, .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END }, .input_pu = { PINMUX_INPUT_PULLUP_BEGIN, PINMUX_INPUT_PULLUP_END }, .input_pd = { PINMUX_INPUT_PULLDOWN_BEGIN, PINMUX_INPUT_PULLDOWN_END }, .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END }, .mark = { PINMUX_MARK_BEGIN, PINMUX_MARK_END }, .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END }, .first_gpio = GPIO_PORT0, .last_gpio = GPIO_FN_DIVLOCK, .gpios = pinmux_gpios, .cfg_regs = pinmux_config_regs, .data_regs = pinmux_data_regs, .gpio_data = pinmux_data, .gpio_data_size = ARRAY_SIZE(pinmux_data), }; void sh7367_pinmux_init(void) { register_pinmux(&sh7367_pinmux_info); }