diff options
author | Icenowy Zheng <icenowy@aosc.io> | 2017-08-11 16:27:35 +0200 |
---|---|---|
committer | Chen-Yu Tsai <wens@csie.org> | 2017-08-14 08:18:21 +0200 |
commit | d86e63e1f0b7868c55c8d4a54854b85e2bac690b (patch) | |
tree | df375a8c67dac46a762626fbf9d72da02ba03750 /arch | |
parent | arm64: allwinner: a64: sopine: add missing ethernet0 alias (diff) | |
download | linux-d86e63e1f0b7868c55c8d4a54854b85e2bac690b.tar.xz linux-d86e63e1f0b7868c55c8d4a54854b85e2bac690b.zip |
arm64: allwinner: h5: fix pinctrl IRQs
The pin controller of H5 has three IRQs at the chip's GIC, which
represents three banks of pinctrl IRQs. However, the device tree used to
miss the third IRQ of the pin controller, which makes the PG bank IRQ
not usable.
Add the missing IRQ to the pinctrl node.
Fixes: 4e36de179f27 ("arm64: allwinner: h5: add Allwinner H5 .dtsi")
Signed-off-by: Icenowy Zheng <icenowy@aosc.io>
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Diffstat (limited to 'arch')
-rw-r--r-- | arch/arm64/boot/dts/allwinner/sun50i-h5.dtsi | 3 |
1 files changed, 3 insertions, 0 deletions
diff --git a/arch/arm64/boot/dts/allwinner/sun50i-h5.dtsi b/arch/arm64/boot/dts/allwinner/sun50i-h5.dtsi index 732e2e06f503..d9a720bff05d 100644 --- a/arch/arm64/boot/dts/allwinner/sun50i-h5.dtsi +++ b/arch/arm64/boot/dts/allwinner/sun50i-h5.dtsi @@ -120,5 +120,8 @@ }; &pio { + interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>, + <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>, + <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>; compatible = "allwinner,sun50i-h5-pinctrl"; }; |